1 #include <linux/init.h>
3 #include <asm/mips-boards/piix4.h>
5 /* PCI interrupt pins */
11 /* This table is filled in by interrogating the PIIX4 chip */
12 static char pci_irq
[5] = {
15 static char irq_tab
[][5] __initdata
= {
16 /* INTA INTB INTC INTD */
17 {0, 0, 0, 0, 0 }, /* 0: GT64120 PCI bridge */
18 {0, 0, 0, 0, 0 }, /* 1: Unused */
19 {0, 0, 0, 0, 0 }, /* 2: Unused */
20 {0, 0, 0, 0, 0 }, /* 3: Unused */
21 {0, 0, 0, 0, 0 }, /* 4: Unused */
22 {0, 0, 0, 0, 0 }, /* 5: Unused */
23 {0, 0, 0, 0, 0 }, /* 6: Unused */
24 {0, 0, 0, 0, 0 }, /* 7: Unused */
25 {0, 0, 0, 0, 0 }, /* 8: Unused */
26 {0, 0, 0, 0, 0 }, /* 9: Unused */
27 {0, 0, 0, 0, PCID
}, /* 10: PIIX4 USB */
28 {0, PCIB
, 0, 0, 0 }, /* 11: AMD 79C973 Ethernet */
29 {0, PCIC
, 0, 0, 0 }, /* 12: Crystal 4281 Sound */
30 {0, 0, 0, 0, 0 }, /* 13: Unused */
31 {0, 0, 0, 0, 0 }, /* 14: Unused */
32 {0, 0, 0, 0, 0 }, /* 15: Unused */
33 {0, 0, 0, 0, 0 }, /* 16: Unused */
34 {0, 0, 0, 0, 0 }, /* 17: Bonito/SOC-it PCI Bridge*/
35 {0, PCIA
, PCIB
, PCIC
, PCID
}, /* 18: PCI Slot 1 */
36 {0, PCIB
, PCIC
, PCID
, PCIA
}, /* 19: PCI Slot 2 */
37 {0, PCIC
, PCID
, PCIA
, PCIB
}, /* 20: PCI Slot 3 */
38 {0, PCID
, PCIA
, PCIB
, PCIC
} /* 21: PCI Slot 4 */
41 int __init
pcibios_map_irq(const struct pci_dev
*dev
, u8 slot
, u8 pin
)
44 virq
= irq_tab
[slot
][pin
];
48 /* Do platform specific device initialization at pci_enable_device() time */
49 int pcibios_plat_dev_init(struct pci_dev
*dev
)
54 static void malta_piix_func3_base_fixup(struct pci_dev
*dev
)
56 /* Set a sane PM I/O base address */
57 pci_write_config_word(dev
, PIIX4_FUNC3_PMBA
, 0x1000);
59 /* Enable access to the PM I/O region */
60 pci_write_config_byte(dev
, PIIX4_FUNC3_PMREGMISC
,
61 PIIX4_FUNC3_PMREGMISC_EN
);
64 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB_3
,
65 malta_piix_func3_base_fixup
);
67 static void malta_piix_func0_fixup(struct pci_dev
*pdev
)
69 unsigned char reg_val
;
71 /* PIIX PIRQC[A:D] irq mappings */
72 static int piixirqmap
[PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_MAX
] = {
80 /* Interrogate PIIX4 to get PCI IRQ mapping */
81 for (i
= 0; i
<= 3; i
++) {
82 pci_read_config_byte(pdev
, PIIX4_FUNC0_PIRQRC
+i
, ®_val
);
83 if (reg_val
& PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_DISABLE
)
84 pci_irq
[PCIA
+i
] = 0; /* Disabled */
86 pci_irq
[PCIA
+i
] = piixirqmap
[reg_val
&
87 PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_MASK
];
90 /* Done by YAMON 2.00 onwards */
91 if (PCI_SLOT(pdev
->devfn
) == 10) {
93 * Set top of main memory accessible by ISA or DMA
96 pci_read_config_byte(pdev
, PIIX4_FUNC0_TOM
, ®_val
);
97 pci_write_config_byte(pdev
, PIIX4_FUNC0_TOM
, reg_val
|
98 PIIX4_FUNC0_TOM_TOP_OF_MEMORY_MASK
);
101 /* Mux SERIRQ to its pin */
102 pci_read_config_dword(pdev
, PIIX4_FUNC0_GENCFG
, ®_val32
);
103 pci_write_config_dword(pdev
, PIIX4_FUNC0_GENCFG
,
104 reg_val32
| PIIX4_FUNC0_GENCFG_SERIRQ
);
107 pci_read_config_byte(pdev
, PIIX4_FUNC0_SERIRQC
, ®_val
);
108 reg_val
|= PIIX4_FUNC0_SERIRQC_EN
| PIIX4_FUNC0_SERIRQC_CONT
;
109 pci_write_config_byte(pdev
, PIIX4_FUNC0_SERIRQC
, reg_val
);
112 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB_0
,
113 malta_piix_func0_fixup
);
115 static void malta_piix_func1_fixup(struct pci_dev
*pdev
)
117 unsigned char reg_val
;
119 /* Done by YAMON 2.02 onwards */
120 if (PCI_SLOT(pdev
->devfn
) == 10) {
124 pci_read_config_byte(pdev
, PIIX4_FUNC1_IDETIM_PRIMARY_HI
,
126 pci_write_config_byte(pdev
, PIIX4_FUNC1_IDETIM_PRIMARY_HI
,
127 reg_val
|PIIX4_FUNC1_IDETIM_PRIMARY_HI_IDE_DECODE_EN
);
128 pci_read_config_byte(pdev
, PIIX4_FUNC1_IDETIM_SECONDARY_HI
,
130 pci_write_config_byte(pdev
, PIIX4_FUNC1_IDETIM_SECONDARY_HI
,
131 reg_val
|PIIX4_FUNC1_IDETIM_SECONDARY_HI_IDE_DECODE_EN
);
135 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB
,
136 malta_piix_func1_fixup
);
138 /* Enable PCI 2.1 compatibility in PIIX4 */
139 static void quirk_dlcsetup(struct pci_dev
*dev
)
143 (void) pci_read_config_byte(dev
, PIIX4_FUNC0_DLC
, &odlc
);
144 /* Enable passive releases and delayed transaction */
145 ndlc
= odlc
| PIIX4_FUNC0_DLC_USBPR_EN
|
146 PIIX4_FUNC0_DLC_PASSIVE_RELEASE_EN
|
147 PIIX4_FUNC0_DLC_DELAYED_TRANSACTION_EN
;
148 (void) pci_write_config_byte(dev
, PIIX4_FUNC0_DLC
, ndlc
);
151 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB_0
,