fix a kmap leak in virtio_console
[linux/fpc-iii.git] / drivers / rtc / rtc-pxa.c
bloba355f2b82bb8f24e6fb27346890b92bd0e02d584
1 /*
2 * Real Time Clock interface for XScale PXA27x and PXA3xx
4 * Copyright (C) 2008 Robert Jarzmik
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 #include <linux/init.h>
23 #include <linux/platform_device.h>
24 #include <linux/module.h>
25 #include <linux/rtc.h>
26 #include <linux/seq_file.h>
27 #include <linux/interrupt.h>
28 #include <linux/io.h>
29 #include <linux/slab.h>
30 #include <linux/of.h>
31 #include <linux/of_device.h>
33 #include <mach/hardware.h>
35 #define TIMER_FREQ CLOCK_TICK_RATE
36 #define RTC_DEF_DIVIDER (32768 - 1)
37 #define RTC_DEF_TRIM 0
38 #define MAXFREQ_PERIODIC 1000
41 * PXA Registers and bits definitions
43 #define RTSR_PICE (1 << 15) /* Periodic interrupt count enable */
44 #define RTSR_PIALE (1 << 14) /* Periodic interrupt Alarm enable */
45 #define RTSR_PIAL (1 << 13) /* Periodic interrupt detected */
46 #define RTSR_SWALE2 (1 << 11) /* RTC stopwatch alarm2 enable */
47 #define RTSR_SWAL2 (1 << 10) /* RTC stopwatch alarm2 detected */
48 #define RTSR_SWALE1 (1 << 9) /* RTC stopwatch alarm1 enable */
49 #define RTSR_SWAL1 (1 << 8) /* RTC stopwatch alarm1 detected */
50 #define RTSR_RDALE2 (1 << 7) /* RTC alarm2 enable */
51 #define RTSR_RDAL2 (1 << 6) /* RTC alarm2 detected */
52 #define RTSR_RDALE1 (1 << 5) /* RTC alarm1 enable */
53 #define RTSR_RDAL1 (1 << 4) /* RTC alarm1 detected */
54 #define RTSR_HZE (1 << 3) /* HZ interrupt enable */
55 #define RTSR_ALE (1 << 2) /* RTC alarm interrupt enable */
56 #define RTSR_HZ (1 << 1) /* HZ rising-edge detected */
57 #define RTSR_AL (1 << 0) /* RTC alarm detected */
58 #define RTSR_TRIG_MASK (RTSR_AL | RTSR_HZ | RTSR_RDAL1 | RTSR_RDAL2\
59 | RTSR_SWAL1 | RTSR_SWAL2)
60 #define RYxR_YEAR_S 9
61 #define RYxR_YEAR_MASK (0xfff << RYxR_YEAR_S)
62 #define RYxR_MONTH_S 5
63 #define RYxR_MONTH_MASK (0xf << RYxR_MONTH_S)
64 #define RYxR_DAY_MASK 0x1f
65 #define RDxR_WOM_S 20
66 #define RDxR_WOM_MASK (0x7 << RDxR_WOM_S)
67 #define RDxR_DOW_S 17
68 #define RDxR_DOW_MASK (0x7 << RDxR_DOW_S)
69 #define RDxR_HOUR_S 12
70 #define RDxR_HOUR_MASK (0x1f << RDxR_HOUR_S)
71 #define RDxR_MIN_S 6
72 #define RDxR_MIN_MASK (0x3f << RDxR_MIN_S)
73 #define RDxR_SEC_MASK 0x3f
75 #define RTSR 0x08
76 #define RTTR 0x0c
77 #define RDCR 0x10
78 #define RYCR 0x14
79 #define RDAR1 0x18
80 #define RYAR1 0x1c
81 #define RTCPICR 0x34
82 #define PIAR 0x38
84 #define rtc_readl(pxa_rtc, reg) \
85 __raw_readl((pxa_rtc)->base + (reg))
86 #define rtc_writel(pxa_rtc, reg, value) \
87 __raw_writel((value), (pxa_rtc)->base + (reg))
89 struct pxa_rtc {
90 struct resource *ress;
91 void __iomem *base;
92 int irq_1Hz;
93 int irq_Alrm;
94 struct rtc_device *rtc;
95 spinlock_t lock; /* Protects this structure */
99 static u32 ryxr_calc(struct rtc_time *tm)
101 return ((tm->tm_year + 1900) << RYxR_YEAR_S)
102 | ((tm->tm_mon + 1) << RYxR_MONTH_S)
103 | tm->tm_mday;
106 static u32 rdxr_calc(struct rtc_time *tm)
108 return ((((tm->tm_mday + 6) / 7) << RDxR_WOM_S) & RDxR_WOM_MASK)
109 | (((tm->tm_wday + 1) << RDxR_DOW_S) & RDxR_DOW_MASK)
110 | (tm->tm_hour << RDxR_HOUR_S)
111 | (tm->tm_min << RDxR_MIN_S)
112 | tm->tm_sec;
115 static void tm_calc(u32 rycr, u32 rdcr, struct rtc_time *tm)
117 tm->tm_year = ((rycr & RYxR_YEAR_MASK) >> RYxR_YEAR_S) - 1900;
118 tm->tm_mon = (((rycr & RYxR_MONTH_MASK) >> RYxR_MONTH_S)) - 1;
119 tm->tm_mday = (rycr & RYxR_DAY_MASK);
120 tm->tm_wday = ((rycr & RDxR_DOW_MASK) >> RDxR_DOW_S) - 1;
121 tm->tm_hour = (rdcr & RDxR_HOUR_MASK) >> RDxR_HOUR_S;
122 tm->tm_min = (rdcr & RDxR_MIN_MASK) >> RDxR_MIN_S;
123 tm->tm_sec = rdcr & RDxR_SEC_MASK;
126 static void rtsr_clear_bits(struct pxa_rtc *pxa_rtc, u32 mask)
128 u32 rtsr;
130 rtsr = rtc_readl(pxa_rtc, RTSR);
131 rtsr &= ~RTSR_TRIG_MASK;
132 rtsr &= ~mask;
133 rtc_writel(pxa_rtc, RTSR, rtsr);
136 static void rtsr_set_bits(struct pxa_rtc *pxa_rtc, u32 mask)
138 u32 rtsr;
140 rtsr = rtc_readl(pxa_rtc, RTSR);
141 rtsr &= ~RTSR_TRIG_MASK;
142 rtsr |= mask;
143 rtc_writel(pxa_rtc, RTSR, rtsr);
146 static irqreturn_t pxa_rtc_irq(int irq, void *dev_id)
148 struct platform_device *pdev = to_platform_device(dev_id);
149 struct pxa_rtc *pxa_rtc = platform_get_drvdata(pdev);
150 u32 rtsr;
151 unsigned long events = 0;
153 spin_lock(&pxa_rtc->lock);
155 /* clear interrupt sources */
156 rtsr = rtc_readl(pxa_rtc, RTSR);
157 rtc_writel(pxa_rtc, RTSR, rtsr);
159 /* temporary disable rtc interrupts */
160 rtsr_clear_bits(pxa_rtc, RTSR_RDALE1 | RTSR_PIALE | RTSR_HZE);
162 /* clear alarm interrupt if it has occurred */
163 if (rtsr & RTSR_RDAL1)
164 rtsr &= ~RTSR_RDALE1;
166 /* update irq data & counter */
167 if (rtsr & RTSR_RDAL1)
168 events |= RTC_AF | RTC_IRQF;
169 if (rtsr & RTSR_HZ)
170 events |= RTC_UF | RTC_IRQF;
171 if (rtsr & RTSR_PIAL)
172 events |= RTC_PF | RTC_IRQF;
174 rtc_update_irq(pxa_rtc->rtc, 1, events);
176 /* enable back rtc interrupts */
177 rtc_writel(pxa_rtc, RTSR, rtsr & ~RTSR_TRIG_MASK);
179 spin_unlock(&pxa_rtc->lock);
180 return IRQ_HANDLED;
183 static int pxa_rtc_open(struct device *dev)
185 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
186 int ret;
188 ret = request_irq(pxa_rtc->irq_1Hz, pxa_rtc_irq, 0,
189 "rtc 1Hz", dev);
190 if (ret < 0) {
191 dev_err(dev, "can't get irq %i, err %d\n", pxa_rtc->irq_1Hz,
192 ret);
193 goto err_irq_1Hz;
195 ret = request_irq(pxa_rtc->irq_Alrm, pxa_rtc_irq, 0,
196 "rtc Alrm", dev);
197 if (ret < 0) {
198 dev_err(dev, "can't get irq %i, err %d\n", pxa_rtc->irq_Alrm,
199 ret);
200 goto err_irq_Alrm;
203 return 0;
205 err_irq_Alrm:
206 free_irq(pxa_rtc->irq_1Hz, dev);
207 err_irq_1Hz:
208 return ret;
211 static void pxa_rtc_release(struct device *dev)
213 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
215 spin_lock_irq(&pxa_rtc->lock);
216 rtsr_clear_bits(pxa_rtc, RTSR_PIALE | RTSR_RDALE1 | RTSR_HZE);
217 spin_unlock_irq(&pxa_rtc->lock);
219 free_irq(pxa_rtc->irq_Alrm, dev);
220 free_irq(pxa_rtc->irq_1Hz, dev);
223 static int pxa_alarm_irq_enable(struct device *dev, unsigned int enabled)
225 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
227 spin_lock_irq(&pxa_rtc->lock);
229 if (enabled)
230 rtsr_set_bits(pxa_rtc, RTSR_RDALE1);
231 else
232 rtsr_clear_bits(pxa_rtc, RTSR_RDALE1);
234 spin_unlock_irq(&pxa_rtc->lock);
235 return 0;
238 static int pxa_rtc_read_time(struct device *dev, struct rtc_time *tm)
240 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
241 u32 rycr, rdcr;
243 rycr = rtc_readl(pxa_rtc, RYCR);
244 rdcr = rtc_readl(pxa_rtc, RDCR);
246 tm_calc(rycr, rdcr, tm);
247 return 0;
250 static int pxa_rtc_set_time(struct device *dev, struct rtc_time *tm)
252 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
254 rtc_writel(pxa_rtc, RYCR, ryxr_calc(tm));
255 rtc_writel(pxa_rtc, RDCR, rdxr_calc(tm));
257 return 0;
260 static int pxa_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
262 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
263 u32 rtsr, ryar, rdar;
265 ryar = rtc_readl(pxa_rtc, RYAR1);
266 rdar = rtc_readl(pxa_rtc, RDAR1);
267 tm_calc(ryar, rdar, &alrm->time);
269 rtsr = rtc_readl(pxa_rtc, RTSR);
270 alrm->enabled = (rtsr & RTSR_RDALE1) ? 1 : 0;
271 alrm->pending = (rtsr & RTSR_RDAL1) ? 1 : 0;
272 return 0;
275 static int pxa_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
277 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
278 u32 rtsr;
280 spin_lock_irq(&pxa_rtc->lock);
282 rtc_writel(pxa_rtc, RYAR1, ryxr_calc(&alrm->time));
283 rtc_writel(pxa_rtc, RDAR1, rdxr_calc(&alrm->time));
285 rtsr = rtc_readl(pxa_rtc, RTSR);
286 if (alrm->enabled)
287 rtsr |= RTSR_RDALE1;
288 else
289 rtsr &= ~RTSR_RDALE1;
290 rtc_writel(pxa_rtc, RTSR, rtsr);
292 spin_unlock_irq(&pxa_rtc->lock);
294 return 0;
297 static int pxa_rtc_proc(struct device *dev, struct seq_file *seq)
299 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
301 seq_printf(seq, "trim/divider\t: 0x%08x\n", rtc_readl(pxa_rtc, RTTR));
302 seq_printf(seq, "update_IRQ\t: %s\n",
303 (rtc_readl(pxa_rtc, RTSR) & RTSR_HZE) ? "yes" : "no");
304 seq_printf(seq, "periodic_IRQ\t: %s\n",
305 (rtc_readl(pxa_rtc, RTSR) & RTSR_PIALE) ? "yes" : "no");
306 seq_printf(seq, "periodic_freq\t: %u\n", rtc_readl(pxa_rtc, PIAR));
308 return 0;
311 static const struct rtc_class_ops pxa_rtc_ops = {
312 .read_time = pxa_rtc_read_time,
313 .set_time = pxa_rtc_set_time,
314 .read_alarm = pxa_rtc_read_alarm,
315 .set_alarm = pxa_rtc_set_alarm,
316 .alarm_irq_enable = pxa_alarm_irq_enable,
317 .proc = pxa_rtc_proc,
320 static int __init pxa_rtc_probe(struct platform_device *pdev)
322 struct device *dev = &pdev->dev;
323 struct pxa_rtc *pxa_rtc;
324 int ret;
325 u32 rttr;
327 pxa_rtc = devm_kzalloc(dev, sizeof(*pxa_rtc), GFP_KERNEL);
328 if (!pxa_rtc)
329 return -ENOMEM;
331 spin_lock_init(&pxa_rtc->lock);
332 platform_set_drvdata(pdev, pxa_rtc);
334 pxa_rtc->ress = platform_get_resource(pdev, IORESOURCE_MEM, 0);
335 if (!pxa_rtc->ress) {
336 dev_err(dev, "No I/O memory resource defined\n");
337 return -ENXIO;
340 pxa_rtc->irq_1Hz = platform_get_irq(pdev, 0);
341 if (pxa_rtc->irq_1Hz < 0) {
342 dev_err(dev, "No 1Hz IRQ resource defined\n");
343 return -ENXIO;
345 pxa_rtc->irq_Alrm = platform_get_irq(pdev, 1);
346 if (pxa_rtc->irq_Alrm < 0) {
347 dev_err(dev, "No alarm IRQ resource defined\n");
348 return -ENXIO;
350 pxa_rtc_open(dev);
351 pxa_rtc->base = devm_ioremap(dev, pxa_rtc->ress->start,
352 resource_size(pxa_rtc->ress));
353 if (!pxa_rtc->base) {
354 dev_err(dev, "Unable to map pxa RTC I/O memory\n");
355 return -ENOMEM;
359 * If the clock divider is uninitialized then reset it to the
360 * default value to get the 1Hz clock.
362 if (rtc_readl(pxa_rtc, RTTR) == 0) {
363 rttr = RTC_DEF_DIVIDER + (RTC_DEF_TRIM << 16);
364 rtc_writel(pxa_rtc, RTTR, rttr);
365 dev_warn(dev, "warning: initializing default clock"
366 " divider/trim value\n");
369 rtsr_clear_bits(pxa_rtc, RTSR_PIALE | RTSR_RDALE1 | RTSR_HZE);
371 pxa_rtc->rtc = devm_rtc_device_register(&pdev->dev, "pxa-rtc",
372 &pxa_rtc_ops, THIS_MODULE);
373 if (IS_ERR(pxa_rtc->rtc)) {
374 ret = PTR_ERR(pxa_rtc->rtc);
375 dev_err(dev, "Failed to register RTC device -> %d\n", ret);
376 return ret;
379 device_init_wakeup(dev, 1);
381 return 0;
384 static int __exit pxa_rtc_remove(struct platform_device *pdev)
386 struct device *dev = &pdev->dev;
388 pxa_rtc_release(dev);
389 return 0;
392 #ifdef CONFIG_OF
393 static struct of_device_id pxa_rtc_dt_ids[] = {
394 { .compatible = "marvell,pxa-rtc" },
397 MODULE_DEVICE_TABLE(of, pxa_rtc_dt_ids);
398 #endif
400 #ifdef CONFIG_PM_SLEEP
401 static int pxa_rtc_suspend(struct device *dev)
403 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
405 if (device_may_wakeup(dev))
406 enable_irq_wake(pxa_rtc->irq_Alrm);
407 return 0;
410 static int pxa_rtc_resume(struct device *dev)
412 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
414 if (device_may_wakeup(dev))
415 disable_irq_wake(pxa_rtc->irq_Alrm);
416 return 0;
418 #endif
420 static SIMPLE_DEV_PM_OPS(pxa_rtc_pm_ops, pxa_rtc_suspend, pxa_rtc_resume);
422 static struct platform_driver pxa_rtc_driver = {
423 .remove = __exit_p(pxa_rtc_remove),
424 .driver = {
425 .name = "pxa-rtc",
426 .of_match_table = of_match_ptr(pxa_rtc_dt_ids),
427 .pm = &pxa_rtc_pm_ops,
431 module_platform_driver_probe(pxa_rtc_driver, pxa_rtc_probe);
433 MODULE_AUTHOR("Robert Jarzmik <robert.jarzmik@free.fr>");
434 MODULE_DESCRIPTION("PXA27x/PXA3xx Realtime Clock Driver (RTC)");
435 MODULE_LICENSE("GPL");
436 MODULE_ALIAS("platform:pxa-rtc");