2 * Copyright © 2014 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 #include <linux/firmware.h>
29 #include "intel_csr.h"
32 * DOC: csr support for dmc
34 * Display Context Save and Restore (CSR) firmware support added from gen9
35 * onwards to drive newly added DMC (Display microcontroller) in display
36 * engine to save and restore the state of display engine when it enter into
37 * low-power state and comes back to normal.
40 #define GEN12_CSR_MAX_FW_SIZE ICL_CSR_MAX_FW_SIZE
42 #define TGL_CSR_PATH "i915/tgl_dmc_ver2_04.bin"
43 #define TGL_CSR_VERSION_REQUIRED CSR_VERSION(2, 4)
44 #define TGL_CSR_MAX_FW_SIZE 0x6000
45 MODULE_FIRMWARE(TGL_CSR_PATH
);
47 #define ICL_CSR_PATH "i915/icl_dmc_ver1_09.bin"
48 #define ICL_CSR_VERSION_REQUIRED CSR_VERSION(1, 9)
49 #define ICL_CSR_MAX_FW_SIZE 0x6000
50 MODULE_FIRMWARE(ICL_CSR_PATH
);
52 #define CNL_CSR_PATH "i915/cnl_dmc_ver1_07.bin"
53 #define CNL_CSR_VERSION_REQUIRED CSR_VERSION(1, 7)
54 #define CNL_CSR_MAX_FW_SIZE GLK_CSR_MAX_FW_SIZE
55 MODULE_FIRMWARE(CNL_CSR_PATH
);
57 #define GLK_CSR_PATH "i915/glk_dmc_ver1_04.bin"
58 #define GLK_CSR_VERSION_REQUIRED CSR_VERSION(1, 4)
59 #define GLK_CSR_MAX_FW_SIZE 0x4000
60 MODULE_FIRMWARE(GLK_CSR_PATH
);
62 #define KBL_CSR_PATH "i915/kbl_dmc_ver1_04.bin"
63 #define KBL_CSR_VERSION_REQUIRED CSR_VERSION(1, 4)
64 #define KBL_CSR_MAX_FW_SIZE BXT_CSR_MAX_FW_SIZE
65 MODULE_FIRMWARE(KBL_CSR_PATH
);
67 #define SKL_CSR_PATH "i915/skl_dmc_ver1_27.bin"
68 #define SKL_CSR_VERSION_REQUIRED CSR_VERSION(1, 27)
69 #define SKL_CSR_MAX_FW_SIZE BXT_CSR_MAX_FW_SIZE
70 MODULE_FIRMWARE(SKL_CSR_PATH
);
72 #define BXT_CSR_PATH "i915/bxt_dmc_ver1_07.bin"
73 #define BXT_CSR_VERSION_REQUIRED CSR_VERSION(1, 7)
74 #define BXT_CSR_MAX_FW_SIZE 0x3000
75 MODULE_FIRMWARE(BXT_CSR_PATH
);
77 #define CSR_DEFAULT_FW_OFFSET 0xFFFFFFFF
78 #define PACKAGE_MAX_FW_INFO_ENTRIES 20
79 #define PACKAGE_V2_MAX_FW_INFO_ENTRIES 32
80 #define DMC_V1_MAX_MMIO_COUNT 8
81 #define DMC_V3_MAX_MMIO_COUNT 20
83 struct intel_css_header
{
87 /* Includes the DMC specific header in dwords */
90 /* always value would be 0x10000 */
99 /* in YYYYMMDD format */
102 /* Size in dwords (CSS_Headerlen + PackageHeaderLen + dmc FWsLen)/4 */
124 u32 kernel_header_info
;
127 struct intel_fw_info
{
130 /* reserved on package_header version 1, must be 0 on version 2 */
133 /* Stepping (A, B, C, ..., *). * is a wildcard */
136 /* Sub-stepping (0, 1, ..., *). * is a wildcard */
143 struct intel_package_header
{
144 /* DMC container header length in dwords */
152 /* Number of valid entries in the FWInfo array below */
156 struct intel_dmc_header_base
{
157 /* always value would be 0x40403E3E */
160 /* DMC binary header length */
172 /* Firmware program size (excluding header) in dwords */
175 /* Major Minor version */
179 struct intel_dmc_header_v1
{
180 struct intel_dmc_header_base base
;
182 /* Number of valid MMIO cycles present. */
186 u32 mmioaddr
[DMC_V1_MAX_MMIO_COUNT
];
189 u32 mmiodata
[DMC_V1_MAX_MMIO_COUNT
];
197 struct intel_dmc_header_v3
{
198 struct intel_dmc_header_base base
;
200 /* DMC RAM start MMIO address */
208 /* Number of valid MMIO cycles present. */
212 u32 mmioaddr
[DMC_V3_MAX_MMIO_COUNT
];
215 u32 mmiodata
[DMC_V3_MAX_MMIO_COUNT
];
218 struct stepping_info
{
223 static const struct stepping_info skl_stepping_info
[] = {
224 {'A', '0'}, {'B', '0'}, {'C', '0'},
225 {'D', '0'}, {'E', '0'}, {'F', '0'},
226 {'G', '0'}, {'H', '0'}, {'I', '0'},
227 {'J', '0'}, {'K', '0'}
230 static const struct stepping_info bxt_stepping_info
[] = {
231 {'A', '0'}, {'A', '1'}, {'A', '2'},
232 {'B', '0'}, {'B', '1'}, {'B', '2'}
235 static const struct stepping_info icl_stepping_info
[] = {
236 {'A', '0'}, {'A', '1'}, {'A', '2'},
237 {'B', '0'}, {'B', '2'},
241 static const struct stepping_info no_stepping_info
= { '*', '*' };
243 static const struct stepping_info
*
244 intel_get_stepping_info(struct drm_i915_private
*dev_priv
)
246 const struct stepping_info
*si
;
249 if (IS_ICELAKE(dev_priv
)) {
250 size
= ARRAY_SIZE(icl_stepping_info
);
251 si
= icl_stepping_info
;
252 } else if (IS_SKYLAKE(dev_priv
)) {
253 size
= ARRAY_SIZE(skl_stepping_info
);
254 si
= skl_stepping_info
;
255 } else if (IS_BROXTON(dev_priv
)) {
256 size
= ARRAY_SIZE(bxt_stepping_info
);
257 si
= bxt_stepping_info
;
263 if (INTEL_REVID(dev_priv
) < size
)
264 return si
+ INTEL_REVID(dev_priv
);
266 return &no_stepping_info
;
269 static void gen9_set_dc_state_debugmask(struct drm_i915_private
*dev_priv
)
273 mask
= DC_STATE_DEBUG_MASK_MEMORY_UP
;
275 if (IS_GEN9_LP(dev_priv
))
276 mask
|= DC_STATE_DEBUG_MASK_CORES
;
278 /* The below bit doesn't need to be cleared ever afterwards */
279 val
= I915_READ(DC_STATE_DEBUG
);
280 if ((val
& mask
) != mask
) {
282 I915_WRITE(DC_STATE_DEBUG
, val
);
283 POSTING_READ(DC_STATE_DEBUG
);
288 * intel_csr_load_program() - write the firmware from memory to register.
289 * @dev_priv: i915 drm device.
291 * CSR firmware is read from a .bin file and kept in internal memory one time.
292 * Everytime display comes back from low power state this function is called to
293 * copy the firmware from internal memory to registers.
295 void intel_csr_load_program(struct drm_i915_private
*dev_priv
)
297 u32
*payload
= dev_priv
->csr
.dmc_payload
;
300 if (!HAS_CSR(dev_priv
)) {
301 DRM_ERROR("No CSR support available for this platform\n");
305 if (!dev_priv
->csr
.dmc_payload
) {
306 DRM_ERROR("Tried to program CSR with empty payload\n");
310 fw_size
= dev_priv
->csr
.dmc_fw_size
;
311 assert_rpm_wakelock_held(&dev_priv
->runtime_pm
);
315 for (i
= 0; i
< fw_size
; i
++)
316 I915_WRITE_FW(CSR_PROGRAM(i
), payload
[i
]);
320 for (i
= 0; i
< dev_priv
->csr
.mmio_count
; i
++) {
321 I915_WRITE(dev_priv
->csr
.mmioaddr
[i
],
322 dev_priv
->csr
.mmiodata
[i
]);
325 dev_priv
->csr
.dc_state
= 0;
327 gen9_set_dc_state_debugmask(dev_priv
);
331 * Search fw_info table for dmc_offset to find firmware binary: num_entries is
334 static u32
find_dmc_fw_offset(const struct intel_fw_info
*fw_info
,
335 unsigned int num_entries
,
336 const struct stepping_info
*si
,
339 u32 dmc_offset
= CSR_DEFAULT_FW_OFFSET
;
342 for (i
= 0; i
< num_entries
; i
++) {
343 if (package_ver
> 1 && fw_info
[i
].dmc_id
!= 0)
346 if (fw_info
[i
].substepping
== '*' &&
347 si
->stepping
== fw_info
[i
].stepping
) {
348 dmc_offset
= fw_info
[i
].offset
;
352 if (si
->stepping
== fw_info
[i
].stepping
&&
353 si
->substepping
== fw_info
[i
].substepping
) {
354 dmc_offset
= fw_info
[i
].offset
;
358 if (fw_info
[i
].stepping
== '*' &&
359 fw_info
[i
].substepping
== '*') {
361 * In theory we should stop the search as generic
362 * entries should always come after the more specific
363 * ones, but let's continue to make sure to work even
364 * with "broken" firmwares. If we don't find a more
365 * specific one, then we use this entry
367 dmc_offset
= fw_info
[i
].offset
;
374 static u32
parse_csr_fw_dmc(struct intel_csr
*csr
,
375 const struct intel_dmc_header_base
*dmc_header
,
378 unsigned int header_len_bytes
, dmc_header_size
, payload_size
, i
;
379 const u32
*mmioaddr
, *mmiodata
;
380 u32 mmio_count
, mmio_count_max
;
383 BUILD_BUG_ON(ARRAY_SIZE(csr
->mmioaddr
) < DMC_V3_MAX_MMIO_COUNT
||
384 ARRAY_SIZE(csr
->mmioaddr
) < DMC_V1_MAX_MMIO_COUNT
);
387 * Check if we can access common fields, we will checkc again below
388 * after we have read the version
390 if (rem_size
< sizeof(struct intel_dmc_header_base
))
391 goto error_truncated
;
393 /* Cope with small differences between v1 and v3 */
394 if (dmc_header
->header_ver
== 3) {
395 const struct intel_dmc_header_v3
*v3
=
396 (const struct intel_dmc_header_v3
*)dmc_header
;
398 if (rem_size
< sizeof(struct intel_dmc_header_v3
))
399 goto error_truncated
;
401 mmioaddr
= v3
->mmioaddr
;
402 mmiodata
= v3
->mmiodata
;
403 mmio_count
= v3
->mmio_count
;
404 mmio_count_max
= DMC_V3_MAX_MMIO_COUNT
;
405 /* header_len is in dwords */
406 header_len_bytes
= dmc_header
->header_len
* 4;
407 dmc_header_size
= sizeof(*v3
);
408 } else if (dmc_header
->header_ver
== 1) {
409 const struct intel_dmc_header_v1
*v1
=
410 (const struct intel_dmc_header_v1
*)dmc_header
;
412 if (rem_size
< sizeof(struct intel_dmc_header_v1
))
413 goto error_truncated
;
415 mmioaddr
= v1
->mmioaddr
;
416 mmiodata
= v1
->mmiodata
;
417 mmio_count
= v1
->mmio_count
;
418 mmio_count_max
= DMC_V1_MAX_MMIO_COUNT
;
419 header_len_bytes
= dmc_header
->header_len
;
420 dmc_header_size
= sizeof(*v1
);
422 DRM_ERROR("Unknown DMC fw header version: %u\n",
423 dmc_header
->header_ver
);
427 if (header_len_bytes
!= dmc_header_size
) {
428 DRM_ERROR("DMC firmware has wrong dmc header length "
429 "(%u bytes)\n", header_len_bytes
);
433 /* Cache the dmc header info. */
434 if (mmio_count
> mmio_count_max
) {
435 DRM_ERROR("DMC firmware has wrong mmio count %u\n", mmio_count
);
439 for (i
= 0; i
< mmio_count
; i
++) {
440 if (mmioaddr
[i
] < CSR_MMIO_START_RANGE
||
441 mmioaddr
[i
] > CSR_MMIO_END_RANGE
) {
442 DRM_ERROR("DMC firmware has wrong mmio address 0x%x\n",
446 csr
->mmioaddr
[i
] = _MMIO(mmioaddr
[i
]);
447 csr
->mmiodata
[i
] = mmiodata
[i
];
449 csr
->mmio_count
= mmio_count
;
451 rem_size
-= header_len_bytes
;
453 /* fw_size is in dwords, so multiplied by 4 to convert into bytes. */
454 payload_size
= dmc_header
->fw_size
* 4;
455 if (rem_size
< payload_size
)
456 goto error_truncated
;
458 if (payload_size
> csr
->max_fw_size
) {
459 DRM_ERROR("DMC FW too big (%u bytes)\n", payload_size
);
462 csr
->dmc_fw_size
= dmc_header
->fw_size
;
464 csr
->dmc_payload
= kmalloc(payload_size
, GFP_KERNEL
);
465 if (!csr
->dmc_payload
) {
466 DRM_ERROR("Memory allocation failed for dmc payload\n");
470 payload
= (u8
*)(dmc_header
) + header_len_bytes
;
471 memcpy(csr
->dmc_payload
, payload
, payload_size
);
473 return header_len_bytes
+ payload_size
;
476 DRM_ERROR("Truncated DMC firmware, refusing.\n");
481 parse_csr_fw_package(struct intel_csr
*csr
,
482 const struct intel_package_header
*package_header
,
483 const struct stepping_info
*si
,
486 u32 package_size
= sizeof(struct intel_package_header
);
487 u32 num_entries
, max_entries
, dmc_offset
;
488 const struct intel_fw_info
*fw_info
;
490 if (rem_size
< package_size
)
491 goto error_truncated
;
493 if (package_header
->header_ver
== 1) {
494 max_entries
= PACKAGE_MAX_FW_INFO_ENTRIES
;
495 } else if (package_header
->header_ver
== 2) {
496 max_entries
= PACKAGE_V2_MAX_FW_INFO_ENTRIES
;
498 DRM_ERROR("DMC firmware has unknown header version %u\n",
499 package_header
->header_ver
);
504 * We should always have space for max_entries,
505 * even if not all are used
507 package_size
+= max_entries
* sizeof(struct intel_fw_info
);
508 if (rem_size
< package_size
)
509 goto error_truncated
;
511 if (package_header
->header_len
* 4 != package_size
) {
512 DRM_ERROR("DMC firmware has wrong package header length "
513 "(%u bytes)\n", package_size
);
517 num_entries
= package_header
->num_entries
;
518 if (WARN_ON(package_header
->num_entries
> max_entries
))
519 num_entries
= max_entries
;
521 fw_info
= (const struct intel_fw_info
*)
522 ((u8
*)package_header
+ sizeof(*package_header
));
523 dmc_offset
= find_dmc_fw_offset(fw_info
, num_entries
, si
,
524 package_header
->header_ver
);
525 if (dmc_offset
== CSR_DEFAULT_FW_OFFSET
) {
526 DRM_ERROR("DMC firmware not supported for %c stepping\n",
531 /* dmc_offset is in dwords */
532 return package_size
+ dmc_offset
* 4;
535 DRM_ERROR("Truncated DMC firmware, refusing.\n");
539 /* Return number of bytes parsed or 0 on error */
540 static u32
parse_csr_fw_css(struct intel_csr
*csr
,
541 struct intel_css_header
*css_header
,
544 if (rem_size
< sizeof(struct intel_css_header
)) {
545 DRM_ERROR("Truncated DMC firmware, refusing.\n");
549 if (sizeof(struct intel_css_header
) !=
550 (css_header
->header_len
* 4)) {
551 DRM_ERROR("DMC firmware has wrong CSS header length "
553 (css_header
->header_len
* 4));
557 if (csr
->required_version
&&
558 css_header
->version
!= csr
->required_version
) {
559 DRM_INFO("Refusing to load DMC firmware v%u.%u,"
560 " please use v%u.%u\n",
561 CSR_VERSION_MAJOR(css_header
->version
),
562 CSR_VERSION_MINOR(css_header
->version
),
563 CSR_VERSION_MAJOR(csr
->required_version
),
564 CSR_VERSION_MINOR(csr
->required_version
));
568 csr
->version
= css_header
->version
;
570 return sizeof(struct intel_css_header
);
573 static void parse_csr_fw(struct drm_i915_private
*dev_priv
,
574 const struct firmware
*fw
)
576 struct intel_css_header
*css_header
;
577 struct intel_package_header
*package_header
;
578 struct intel_dmc_header_base
*dmc_header
;
579 struct intel_csr
*csr
= &dev_priv
->csr
;
580 const struct stepping_info
*si
= intel_get_stepping_info(dev_priv
);
587 /* Extract CSS Header information */
588 css_header
= (struct intel_css_header
*)fw
->data
;
589 r
= parse_csr_fw_css(csr
, css_header
, fw
->size
);
595 /* Extract Package Header information */
596 package_header
= (struct intel_package_header
*)&fw
->data
[readcount
];
597 r
= parse_csr_fw_package(csr
, package_header
, si
, fw
->size
- readcount
);
603 /* Extract dmc_header information */
604 dmc_header
= (struct intel_dmc_header_base
*)&fw
->data
[readcount
];
605 parse_csr_fw_dmc(csr
, dmc_header
, fw
->size
- readcount
);
608 static void intel_csr_runtime_pm_get(struct drm_i915_private
*dev_priv
)
610 WARN_ON(dev_priv
->csr
.wakeref
);
611 dev_priv
->csr
.wakeref
=
612 intel_display_power_get(dev_priv
, POWER_DOMAIN_INIT
);
615 static void intel_csr_runtime_pm_put(struct drm_i915_private
*dev_priv
)
617 intel_wakeref_t wakeref __maybe_unused
=
618 fetch_and_zero(&dev_priv
->csr
.wakeref
);
620 intel_display_power_put(dev_priv
, POWER_DOMAIN_INIT
, wakeref
);
623 static void csr_load_work_fn(struct work_struct
*work
)
625 struct drm_i915_private
*dev_priv
;
626 struct intel_csr
*csr
;
627 const struct firmware
*fw
= NULL
;
629 dev_priv
= container_of(work
, typeof(*dev_priv
), csr
.work
);
630 csr
= &dev_priv
->csr
;
632 request_firmware(&fw
, dev_priv
->csr
.fw_path
, &dev_priv
->drm
.pdev
->dev
);
633 parse_csr_fw(dev_priv
, fw
);
635 if (dev_priv
->csr
.dmc_payload
) {
636 intel_csr_load_program(dev_priv
);
637 intel_csr_runtime_pm_put(dev_priv
);
639 DRM_INFO("Finished loading DMC firmware %s (v%u.%u)\n",
640 dev_priv
->csr
.fw_path
,
641 CSR_VERSION_MAJOR(csr
->version
),
642 CSR_VERSION_MINOR(csr
->version
));
644 dev_notice(dev_priv
->drm
.dev
,
645 "Failed to load DMC firmware %s."
646 " Disabling runtime power management.\n",
648 dev_notice(dev_priv
->drm
.dev
, "DMC firmware homepage: %s",
649 INTEL_UC_FIRMWARE_URL
);
652 release_firmware(fw
);
656 * intel_csr_ucode_init() - initialize the firmware loading.
657 * @dev_priv: i915 drm device.
659 * This function is called at the time of loading the display driver to read
660 * firmware from a .bin file and copied into a internal memory.
662 void intel_csr_ucode_init(struct drm_i915_private
*dev_priv
)
664 struct intel_csr
*csr
= &dev_priv
->csr
;
666 INIT_WORK(&dev_priv
->csr
.work
, csr_load_work_fn
);
668 if (!HAS_CSR(dev_priv
))
672 * Obtain a runtime pm reference, until CSR is loaded, to avoid entering
675 * On error, we return with the rpm wakeref held to prevent runtime
676 * suspend as runtime suspend *requires* a working CSR for whatever
679 intel_csr_runtime_pm_get(dev_priv
);
681 if (INTEL_GEN(dev_priv
) >= 12) {
682 csr
->fw_path
= TGL_CSR_PATH
;
683 csr
->required_version
= TGL_CSR_VERSION_REQUIRED
;
684 /* Allow to load fw via parameter using the last known size */
685 csr
->max_fw_size
= GEN12_CSR_MAX_FW_SIZE
;
686 } else if (IS_GEN(dev_priv
, 11)) {
687 csr
->fw_path
= ICL_CSR_PATH
;
688 csr
->required_version
= ICL_CSR_VERSION_REQUIRED
;
689 csr
->max_fw_size
= ICL_CSR_MAX_FW_SIZE
;
690 } else if (IS_CANNONLAKE(dev_priv
)) {
691 csr
->fw_path
= CNL_CSR_PATH
;
692 csr
->required_version
= CNL_CSR_VERSION_REQUIRED
;
693 csr
->max_fw_size
= CNL_CSR_MAX_FW_SIZE
;
694 } else if (IS_GEMINILAKE(dev_priv
)) {
695 csr
->fw_path
= GLK_CSR_PATH
;
696 csr
->required_version
= GLK_CSR_VERSION_REQUIRED
;
697 csr
->max_fw_size
= GLK_CSR_MAX_FW_SIZE
;
698 } else if (IS_KABYLAKE(dev_priv
) || IS_COFFEELAKE(dev_priv
)) {
699 csr
->fw_path
= KBL_CSR_PATH
;
700 csr
->required_version
= KBL_CSR_VERSION_REQUIRED
;
701 csr
->max_fw_size
= KBL_CSR_MAX_FW_SIZE
;
702 } else if (IS_SKYLAKE(dev_priv
)) {
703 csr
->fw_path
= SKL_CSR_PATH
;
704 csr
->required_version
= SKL_CSR_VERSION_REQUIRED
;
705 csr
->max_fw_size
= SKL_CSR_MAX_FW_SIZE
;
706 } else if (IS_BROXTON(dev_priv
)) {
707 csr
->fw_path
= BXT_CSR_PATH
;
708 csr
->required_version
= BXT_CSR_VERSION_REQUIRED
;
709 csr
->max_fw_size
= BXT_CSR_MAX_FW_SIZE
;
712 if (i915_modparams
.dmc_firmware_path
) {
713 if (strlen(i915_modparams
.dmc_firmware_path
) == 0) {
715 DRM_INFO("Disabling CSR firmware and runtime PM\n");
719 csr
->fw_path
= i915_modparams
.dmc_firmware_path
;
720 /* Bypass version check for firmware override. */
721 csr
->required_version
= 0;
724 if (csr
->fw_path
== NULL
) {
725 DRM_DEBUG_KMS("No known CSR firmware for platform, disabling runtime PM\n");
729 DRM_DEBUG_KMS("Loading %s\n", csr
->fw_path
);
730 schedule_work(&dev_priv
->csr
.work
);
734 * intel_csr_ucode_suspend() - prepare CSR firmware before system suspend
735 * @dev_priv: i915 drm device
737 * Prepare the DMC firmware before entering system suspend. This includes
738 * flushing pending work items and releasing any resources acquired during
741 void intel_csr_ucode_suspend(struct drm_i915_private
*dev_priv
)
743 if (!HAS_CSR(dev_priv
))
746 flush_work(&dev_priv
->csr
.work
);
748 /* Drop the reference held in case DMC isn't loaded. */
749 if (!dev_priv
->csr
.dmc_payload
)
750 intel_csr_runtime_pm_put(dev_priv
);
754 * intel_csr_ucode_resume() - init CSR firmware during system resume
755 * @dev_priv: i915 drm device
757 * Reinitialize the DMC firmware during system resume, reacquiring any
758 * resources released in intel_csr_ucode_suspend().
760 void intel_csr_ucode_resume(struct drm_i915_private
*dev_priv
)
762 if (!HAS_CSR(dev_priv
))
766 * Reacquire the reference to keep RPM disabled in case DMC isn't
769 if (!dev_priv
->csr
.dmc_payload
)
770 intel_csr_runtime_pm_get(dev_priv
);
774 * intel_csr_ucode_fini() - unload the CSR firmware.
775 * @dev_priv: i915 drm device.
777 * Firmmware unloading includes freeing the internal memory and reset the
778 * firmware loading status.
780 void intel_csr_ucode_fini(struct drm_i915_private
*dev_priv
)
782 if (!HAS_CSR(dev_priv
))
785 intel_csr_ucode_suspend(dev_priv
);
786 WARN_ON(dev_priv
->csr
.wakeref
);
788 kfree(dev_priv
->csr
.dmc_payload
);