2 * Copyright © 2014-2017 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 #ifndef _INTEL_DEVICE_INFO_H_
26 #define _INTEL_DEVICE_INFO_H_
28 #include <uapi/drm/i915_drm.h>
30 #include "display/intel_display.h"
32 #include "gt/intel_engine_types.h"
33 #include "gt/intel_context_types.h"
34 #include "gt/intel_sseu.h"
37 struct drm_i915_private
;
39 /* Keep in gen based order, and chronological order within a gen */
41 INTEL_PLATFORM_UNINITIALIZED
= 0,
87 * Subplatform bits share the same namespace per parent platform. In other words
88 * it is fine for the same bit to be used on multiple parent platforms.
91 #define INTEL_SUBPLATFORM_BITS (3)
93 /* HSW/BDW/SKL/KBL/CFL */
94 #define INTEL_SUBPLATFORM_ULT (0)
95 #define INTEL_SUBPLATFORM_ULX (1)
98 #define INTEL_SUBPLATFORM_PORTF (0)
100 enum intel_ppgtt_type
{
101 INTEL_PPGTT_NONE
= I915_GEM_PPGTT_NONE
,
102 INTEL_PPGTT_ALIASING
= I915_GEM_PPGTT_ALIASING
,
103 INTEL_PPGTT_FULL
= I915_GEM_PPGTT_FULL
,
106 #define DEV_INFO_FOR_EACH_FLAG(func) \
109 func(require_force_probe); \
111 /* Keep has_* in alphabetical order */ \
112 func(has_64bit_reloc); \
113 func(gpu_reset_clobbers_display); \
114 func(has_reset_engine); \
115 func(has_fpga_dbg); \
116 func(has_global_mocs); \
120 func(has_logical_ring_contexts); \
121 func(has_logical_ring_elsq); \
122 func(has_logical_ring_preemption); \
123 func(has_pooled_eu); \
127 func(has_runtime_pm); \
129 func(has_coherent_ggtt); \
130 func(unfenced_needs_alignment); \
131 func(hws_needs_physical);
133 #define DEV_INFO_DISPLAY_FOR_EACH_FLAG(func) \
134 /* Keep in alphabetical order */ \
135 func(cursor_needs_physical); \
146 func(has_modular_fia); \
149 func(overlay_needs_physical); \
152 struct intel_device_info
{
156 u8 gt
; /* GT number, 0 if undefined */
157 intel_engine_mask_t engine_mask
; /* Engines supported by the HW */
159 enum intel_platform platform
;
161 enum intel_ppgtt_type ppgtt_type
;
162 unsigned int ppgtt_size
; /* log2, e.g. 31/32/48 bits */
164 unsigned int page_sizes
; /* page sizes supported by the HW */
166 u32 memory_regions
; /* regions supported by the HW */
168 u32 display_mmio_offset
;
172 #define DEFINE_FLAG(name) u8 name:1
173 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG
);
177 #define DEFINE_FLAG(name) u8 name:1
178 DEV_INFO_DISPLAY_FOR_EACH_FLAG(DEFINE_FLAG
);
182 u16 ddb_size
; /* in blocks */
184 /* Register offsets for the various display pipes and transcoders */
185 int pipe_offsets
[I915_MAX_TRANSCODERS
];
186 int trans_offsets
[I915_MAX_TRANSCODERS
];
187 int cursor_offsets
[I915_MAX_PIPES
];
190 u32 degamma_lut_size
;
192 u32 degamma_lut_tests
;
197 struct intel_runtime_info
{
199 * Platform mask is used for optimizing or-ed IS_PLATFORM calls into
200 * into single runtime conditionals, and also to provide groundwork
201 * for future per platform, or per SKU build optimizations.
203 * Array can be extended when necessary if the corresponding
204 * BUILD_BUG_ON is hit.
206 u32 platform_mask
[2];
210 u8 num_sprites
[I915_MAX_PIPES
];
211 u8 num_scalers
[I915_MAX_PIPES
];
215 /* Slice/subslice/EU info */
216 struct sseu_dev_info sseu
;
218 u32 cs_timestamp_frequency_khz
;
220 /* Media engine access to SFC per instance */
224 struct intel_driver_caps
{
225 unsigned int scheduler
;
226 bool has_logical_contexts
:1;
229 const char *intel_platform_name(enum intel_platform platform
);
231 void intel_device_info_subplatform_init(struct drm_i915_private
*dev_priv
);
232 void intel_device_info_runtime_init(struct drm_i915_private
*dev_priv
);
234 void intel_device_info_print_static(const struct intel_device_info
*info
,
235 struct drm_printer
*p
);
236 void intel_device_info_print_runtime(const struct intel_runtime_info
*info
,
237 struct drm_printer
*p
);
238 void intel_device_info_print_topology(const struct sseu_dev_info
*sseu
,
239 struct drm_printer
*p
);
241 void intel_device_info_init_mmio(struct drm_i915_private
*dev_priv
);
243 void intel_driver_caps_print(const struct intel_driver_caps
*caps
,
244 struct drm_printer
*p
);