2 * SMP support: Entry point for secondary CPUs
4 * Copyright (C) 2012 Marvell
6 * Yehuda Yitschak <yehuday@marvell.com>
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
14 * This file implements the assembly entry point for secondary CPUs in
15 * an SMP kernel. The only thing we need to do is to add the CPU to
16 * the coherency fabric by writing to 2 registers. Currently the base
17 * register addresses are hard coded due to the early initialisation
21 #include <linux/linkage.h>
22 #include <linux/init.h>
24 #include <asm/assembler.h>
27 * Armada XP specific entry point for secondary CPUs.
28 * We add the CPU to the coherency fabric and then jump to secondary
31 ENTRY(armada_xp_secondary_startup)
32 ARM_BE8(setend be ) @ go BE8 if entered LE
34 /* Get coherency fabric base physical address */
40 mrc p15, 0, r1, c0, c0, 5
43 /* Add CPU to coherency fabric */
44 bl ll_set_cpu_coherent
47 ENDPROC(armada_xp_secondary_startup)
51 .long coherency_phys_base - .