2 * linux/arch/arm/mach-omap1/pm.c
4 * OMAP Power Management Routines
6 * Original code for the SA11x0:
7 * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com>
9 * Modified for the PXA250 by Nicolas Pitre:
10 * Copyright (c) 2002 Monta Vista Software, Inc.
12 * Modified for the OMAP1510 by David Singleton:
13 * Copyright (c) 2002 Monta Vista Software, Inc.
15 * Cleanup 2004 for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com>
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the
19 * Free Software Foundation; either version 2 of the License, or (at your
20 * option) any later version.
22 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
23 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
24 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
25 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
28 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
38 #include <linux/suspend.h>
39 #include <linux/sched.h>
40 #include <linux/debugfs.h>
41 #include <linux/seq_file.h>
42 #include <linux/interrupt.h>
43 #include <linux/sysfs.h>
44 #include <linux/module.h>
46 #include <linux/atomic.h>
47 #include <linux/cpu.h>
49 #include <asm/fncpy.h>
50 #include <asm/system_misc.h>
52 #include <asm/mach/time.h>
53 #include <asm/mach/irq.h>
57 #include <linux/omap-dma.h>
58 #include <plat/dmtimer.h>
60 #include <mach/irqs.h>
67 static unsigned int arm_sleep_save
[ARM_SLEEP_SAVE_SIZE
];
68 static unsigned short dsp_sleep_save
[DSP_SLEEP_SAVE_SIZE
];
69 static unsigned short ulpd_sleep_save
[ULPD_SLEEP_SAVE_SIZE
];
70 static unsigned int mpui7xx_sleep_save
[MPUI7XX_SLEEP_SAVE_SIZE
];
71 static unsigned int mpui1510_sleep_save
[MPUI1510_SLEEP_SAVE_SIZE
];
72 static unsigned int mpui1610_sleep_save
[MPUI1610_SLEEP_SAVE_SIZE
];
74 #ifdef CONFIG_OMAP_32K_TIMER
76 static unsigned short enable_dyn_sleep
= 1;
78 static ssize_t
idle_show(struct kobject
*kobj
, struct kobj_attribute
*attr
,
81 return sprintf(buf
, "%hu\n", enable_dyn_sleep
);
84 static ssize_t
idle_store(struct kobject
*kobj
, struct kobj_attribute
*attr
,
85 const char * buf
, size_t n
)
88 if (sscanf(buf
, "%hu", &value
) != 1 ||
89 (value
!= 0 && value
!= 1)) {
90 printk(KERN_ERR
"idle_sleep_store: Invalid value\n");
93 enable_dyn_sleep
= value
;
97 static struct kobj_attribute sleep_while_idle_attr
=
98 __ATTR(sleep_while_idle
, 0644, idle_show
, idle_store
);
102 static void (*omap_sram_suspend
)(unsigned long r0
, unsigned long r1
) = NULL
;
105 * Let's power down on idle, but only if we are really
106 * idle, because once we start down the path of
107 * going idle we continue to do idle even if we get
108 * a clock tick interrupt . .
110 void omap1_pm_idle(void)
112 extern __u32 arm_idlect1_mask
;
113 __u32 use_idlect1
= arm_idlect1_mask
;
118 #if defined(CONFIG_OMAP_MPU_TIMER) && !defined(CONFIG_OMAP_DM_TIMER)
119 #warning Enable 32kHz OS timer in order to allow sleep states in idle
120 use_idlect1
= use_idlect1
& ~(1 << 9);
123 while (enable_dyn_sleep
) {
125 #ifdef CONFIG_CBUS_TAHVO_USB
126 extern int vbus_active
;
127 /* Clock requirements? */
137 #ifdef CONFIG_OMAP_DM_TIMER
138 use_idlect1
= omap_dm_timer_modify_idlect_mask(use_idlect1
);
141 if (omap_dma_running())
142 use_idlect1
&= ~(1 << 6);
144 /* We should be able to remove the do_sleep variable and multiple
145 * tests above as soon as drivers, timer and DMA code have been fixed.
146 * Even the sleep block count should become obsolete. */
147 if ((use_idlect1
!= ~0) || !do_sleep
) {
149 __u32 saved_idlect1
= omap_readl(ARM_IDLECT1
);
150 if (cpu_is_omap15xx())
151 use_idlect1
&= OMAP1510_BIG_SLEEP_REQUEST
;
153 use_idlect1
&= OMAP1610_IDLECT1_SLEEP_VAL
;
154 omap_writel(use_idlect1
, ARM_IDLECT1
);
155 __asm__
volatile ("mcr p15, 0, r0, c7, c0, 4");
156 omap_writel(saved_idlect1
, ARM_IDLECT1
);
161 omap_sram_suspend(omap_readl(ARM_IDLECT1
),
162 omap_readl(ARM_IDLECT2
));
168 * Configuration of the wakeup event is board specific. For the
169 * moment we put it into this helper function. Later it may move
170 * to board specific files.
172 static void omap_pm_wakeup_setup(void)
175 u32 level2_wake
= OMAP_IRQ_BIT(INT_UART2
);
178 * Turn off all interrupts except GPIO bank 1, L1-2nd level cascade,
179 * and the L2 wakeup interrupts: keypad and UART2. Note that the
180 * drivers must still separately call omap_set_gpio_wakeup() to
181 * wake up to a GPIO interrupt.
183 if (cpu_is_omap7xx())
184 level1_wake
= OMAP_IRQ_BIT(INT_7XX_GPIO_BANK1
) |
185 OMAP_IRQ_BIT(INT_7XX_IH2_IRQ
);
186 else if (cpu_is_omap15xx())
187 level1_wake
= OMAP_IRQ_BIT(INT_GPIO_BANK1
) |
188 OMAP_IRQ_BIT(INT_1510_IH2_IRQ
);
189 else if (cpu_is_omap16xx())
190 level1_wake
= OMAP_IRQ_BIT(INT_GPIO_BANK1
) |
191 OMAP_IRQ_BIT(INT_1610_IH2_IRQ
);
193 omap_writel(~level1_wake
, OMAP_IH1_MIR
);
195 if (cpu_is_omap7xx()) {
196 omap_writel(~level2_wake
, OMAP_IH2_0_MIR
);
197 omap_writel(~(OMAP_IRQ_BIT(INT_7XX_WAKE_UP_REQ
) |
198 OMAP_IRQ_BIT(INT_7XX_MPUIO_KEYPAD
)),
200 } else if (cpu_is_omap15xx()) {
201 level2_wake
|= OMAP_IRQ_BIT(INT_KEYBOARD
);
202 omap_writel(~level2_wake
, OMAP_IH2_MIR
);
203 } else if (cpu_is_omap16xx()) {
204 level2_wake
|= OMAP_IRQ_BIT(INT_KEYBOARD
);
205 omap_writel(~level2_wake
, OMAP_IH2_0_MIR
);
207 /* INT_1610_WAKE_UP_REQ is needed for GPIO wakeup... */
208 omap_writel(~OMAP_IRQ_BIT(INT_1610_WAKE_UP_REQ
),
210 omap_writel(~0x0, OMAP_IH2_2_MIR
);
211 omap_writel(~0x0, OMAP_IH2_3_MIR
);
214 /* New IRQ agreement, recalculate in cascade order */
215 omap_writel(1, OMAP_IH2_CONTROL
);
216 omap_writel(1, OMAP_IH1_CONTROL
);
219 #define EN_DSPCK 13 /* ARM_CKCTL */
220 #define EN_APICK 6 /* ARM_IDLECT2 */
221 #define DSP_EN 1 /* ARM_RSTCT1 */
223 void omap1_pm_suspend(void)
225 unsigned long arg0
= 0, arg1
= 0;
227 printk(KERN_INFO
"PM: OMAP%x is trying to enter deep sleep...\n",
230 omap_serial_wake_trigger(1);
232 if (!cpu_is_omap15xx())
233 omap_writew(0xffff, ULPD_SOFT_DISABLE_REQ_REG
);
236 * Step 1: turn off interrupts (FIXME: NOTE: already disabled)
243 * Step 2: save registers
245 * The omap is a strange/beautiful device. The caches, memory
246 * and register state are preserved across power saves.
247 * We have to save and restore very little register state to
250 * Save interrupt, MPUI, ARM and UPLD control registers.
253 if (cpu_is_omap7xx()) {
254 MPUI7XX_SAVE(OMAP_IH1_MIR
);
255 MPUI7XX_SAVE(OMAP_IH2_0_MIR
);
256 MPUI7XX_SAVE(OMAP_IH2_1_MIR
);
257 MPUI7XX_SAVE(MPUI_CTRL
);
258 MPUI7XX_SAVE(MPUI_DSP_BOOT_CONFIG
);
259 MPUI7XX_SAVE(MPUI_DSP_API_CONFIG
);
260 MPUI7XX_SAVE(EMIFS_CONFIG
);
261 MPUI7XX_SAVE(EMIFF_SDRAM_CONFIG
);
263 } else if (cpu_is_omap15xx()) {
264 MPUI1510_SAVE(OMAP_IH1_MIR
);
265 MPUI1510_SAVE(OMAP_IH2_MIR
);
266 MPUI1510_SAVE(MPUI_CTRL
);
267 MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG
);
268 MPUI1510_SAVE(MPUI_DSP_API_CONFIG
);
269 MPUI1510_SAVE(EMIFS_CONFIG
);
270 MPUI1510_SAVE(EMIFF_SDRAM_CONFIG
);
271 } else if (cpu_is_omap16xx()) {
272 MPUI1610_SAVE(OMAP_IH1_MIR
);
273 MPUI1610_SAVE(OMAP_IH2_0_MIR
);
274 MPUI1610_SAVE(OMAP_IH2_1_MIR
);
275 MPUI1610_SAVE(OMAP_IH2_2_MIR
);
276 MPUI1610_SAVE(OMAP_IH2_3_MIR
);
277 MPUI1610_SAVE(MPUI_CTRL
);
278 MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG
);
279 MPUI1610_SAVE(MPUI_DSP_API_CONFIG
);
280 MPUI1610_SAVE(EMIFS_CONFIG
);
281 MPUI1610_SAVE(EMIFF_SDRAM_CONFIG
);
285 ARM_SAVE(ARM_IDLECT1
);
286 ARM_SAVE(ARM_IDLECT2
);
287 if (!(cpu_is_omap15xx()))
288 ARM_SAVE(ARM_IDLECT3
);
289 ARM_SAVE(ARM_EWUPCT
);
290 ARM_SAVE(ARM_RSTCT1
);
291 ARM_SAVE(ARM_RSTCT2
);
293 ULPD_SAVE(ULPD_CLOCK_CTRL
);
294 ULPD_SAVE(ULPD_STATUS_REQ
);
296 /* (Step 3 removed - we now allow deep sleep by default) */
299 * Step 4: OMAP DSP Shutdown
303 omap_writew(omap_readw(ARM_RSTCT1
) & ~(1 << DSP_EN
), ARM_RSTCT1
);
305 /* shut down dsp_ck */
306 if (!cpu_is_omap7xx())
307 omap_writew(omap_readw(ARM_CKCTL
) & ~(1 << EN_DSPCK
), ARM_CKCTL
);
309 /* temporarily enabling api_ck to access DSP registers */
310 omap_writew(omap_readw(ARM_IDLECT2
) | 1 << EN_APICK
, ARM_IDLECT2
);
312 /* save DSP registers */
313 DSP_SAVE(DSP_IDLECT2
);
315 /* Stop all DSP domain clocks */
316 __raw_writew(0, DSP_IDLECT2
);
319 * Step 5: Wakeup Event Setup
322 omap_pm_wakeup_setup();
325 * Step 6: ARM and Traffic controller shutdown
328 /* disable ARM watchdog */
329 omap_writel(0x00F5, OMAP_WDT_TIMER_MODE
);
330 omap_writel(0x00A0, OMAP_WDT_TIMER_MODE
);
333 * Step 6b: ARM and Traffic controller shutdown
335 * Step 6 continues here. Prepare jump to power management
336 * assembly code in internal SRAM.
338 * Since the omap_cpu_suspend routine has been copied to
339 * SRAM, we'll do an indirect procedure call to it and pass the
340 * contents of arm_idlect1 and arm_idlect2 so it can restore
341 * them when it wakes up and it will return.
344 arg0
= arm_sleep_save
[ARM_SLEEP_SAVE_ARM_IDLECT1
];
345 arg1
= arm_sleep_save
[ARM_SLEEP_SAVE_ARM_IDLECT2
];
348 * Step 6c: ARM and Traffic controller shutdown
350 * Jump to assembly code. The processor will stay there
353 omap_sram_suspend(arg0
, arg1
);
356 * If we are here, processor is woken up!
363 /* again temporarily enabling api_ck to access DSP registers */
364 omap_writew(omap_readw(ARM_IDLECT2
) | 1 << EN_APICK
, ARM_IDLECT2
);
366 /* Restore DSP domain clocks */
367 DSP_RESTORE(DSP_IDLECT2
);
370 * Restore ARM state, except ARM_IDLECT1/2 which omap_cpu_suspend did
373 if (!(cpu_is_omap15xx()))
374 ARM_RESTORE(ARM_IDLECT3
);
375 ARM_RESTORE(ARM_CKCTL
);
376 ARM_RESTORE(ARM_EWUPCT
);
377 ARM_RESTORE(ARM_RSTCT1
);
378 ARM_RESTORE(ARM_RSTCT2
);
379 ARM_RESTORE(ARM_SYSST
);
380 ULPD_RESTORE(ULPD_CLOCK_CTRL
);
381 ULPD_RESTORE(ULPD_STATUS_REQ
);
383 if (cpu_is_omap7xx()) {
384 MPUI7XX_RESTORE(EMIFS_CONFIG
);
385 MPUI7XX_RESTORE(EMIFF_SDRAM_CONFIG
);
386 MPUI7XX_RESTORE(OMAP_IH1_MIR
);
387 MPUI7XX_RESTORE(OMAP_IH2_0_MIR
);
388 MPUI7XX_RESTORE(OMAP_IH2_1_MIR
);
389 } else if (cpu_is_omap15xx()) {
390 MPUI1510_RESTORE(MPUI_CTRL
);
391 MPUI1510_RESTORE(MPUI_DSP_BOOT_CONFIG
);
392 MPUI1510_RESTORE(MPUI_DSP_API_CONFIG
);
393 MPUI1510_RESTORE(EMIFS_CONFIG
);
394 MPUI1510_RESTORE(EMIFF_SDRAM_CONFIG
);
395 MPUI1510_RESTORE(OMAP_IH1_MIR
);
396 MPUI1510_RESTORE(OMAP_IH2_MIR
);
397 } else if (cpu_is_omap16xx()) {
398 MPUI1610_RESTORE(MPUI_CTRL
);
399 MPUI1610_RESTORE(MPUI_DSP_BOOT_CONFIG
);
400 MPUI1610_RESTORE(MPUI_DSP_API_CONFIG
);
401 MPUI1610_RESTORE(EMIFS_CONFIG
);
402 MPUI1610_RESTORE(EMIFF_SDRAM_CONFIG
);
404 MPUI1610_RESTORE(OMAP_IH1_MIR
);
405 MPUI1610_RESTORE(OMAP_IH2_0_MIR
);
406 MPUI1610_RESTORE(OMAP_IH2_1_MIR
);
407 MPUI1610_RESTORE(OMAP_IH2_2_MIR
);
408 MPUI1610_RESTORE(OMAP_IH2_3_MIR
);
411 if (!cpu_is_omap15xx())
412 omap_writew(0, ULPD_SOFT_DISABLE_REQ_REG
);
415 * Re-enable interrupts
421 omap_serial_wake_trigger(0);
423 printk(KERN_INFO
"PM: OMAP%x is re-starting from deep sleep...\n",
427 #ifdef CONFIG_DEBUG_FS
429 * Read system PM registers for debugging
431 static int omap_pm_debug_show(struct seq_file
*m
, void *v
)
434 ARM_SAVE(ARM_IDLECT1
);
435 ARM_SAVE(ARM_IDLECT2
);
436 if (!(cpu_is_omap15xx()))
437 ARM_SAVE(ARM_IDLECT3
);
438 ARM_SAVE(ARM_EWUPCT
);
439 ARM_SAVE(ARM_RSTCT1
);
440 ARM_SAVE(ARM_RSTCT2
);
443 ULPD_SAVE(ULPD_IT_STATUS
);
444 ULPD_SAVE(ULPD_CLOCK_CTRL
);
445 ULPD_SAVE(ULPD_SOFT_REQ
);
446 ULPD_SAVE(ULPD_STATUS_REQ
);
447 ULPD_SAVE(ULPD_DPLL_CTRL
);
448 ULPD_SAVE(ULPD_POWER_CTRL
);
450 if (cpu_is_omap7xx()) {
451 MPUI7XX_SAVE(MPUI_CTRL
);
452 MPUI7XX_SAVE(MPUI_DSP_STATUS
);
453 MPUI7XX_SAVE(MPUI_DSP_BOOT_CONFIG
);
454 MPUI7XX_SAVE(MPUI_DSP_API_CONFIG
);
455 MPUI7XX_SAVE(EMIFF_SDRAM_CONFIG
);
456 MPUI7XX_SAVE(EMIFS_CONFIG
);
457 } else if (cpu_is_omap15xx()) {
458 MPUI1510_SAVE(MPUI_CTRL
);
459 MPUI1510_SAVE(MPUI_DSP_STATUS
);
460 MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG
);
461 MPUI1510_SAVE(MPUI_DSP_API_CONFIG
);
462 MPUI1510_SAVE(EMIFF_SDRAM_CONFIG
);
463 MPUI1510_SAVE(EMIFS_CONFIG
);
464 } else if (cpu_is_omap16xx()) {
465 MPUI1610_SAVE(MPUI_CTRL
);
466 MPUI1610_SAVE(MPUI_DSP_STATUS
);
467 MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG
);
468 MPUI1610_SAVE(MPUI_DSP_API_CONFIG
);
469 MPUI1610_SAVE(EMIFF_SDRAM_CONFIG
);
470 MPUI1610_SAVE(EMIFS_CONFIG
);
474 "ARM_CKCTL_REG: 0x%-8x \n"
475 "ARM_IDLECT1_REG: 0x%-8x \n"
476 "ARM_IDLECT2_REG: 0x%-8x \n"
477 "ARM_IDLECT3_REG: 0x%-8x \n"
478 "ARM_EWUPCT_REG: 0x%-8x \n"
479 "ARM_RSTCT1_REG: 0x%-8x \n"
480 "ARM_RSTCT2_REG: 0x%-8x \n"
481 "ARM_SYSST_REG: 0x%-8x \n"
482 "ULPD_IT_STATUS_REG: 0x%-4x \n"
483 "ULPD_CLOCK_CTRL_REG: 0x%-4x \n"
484 "ULPD_SOFT_REQ_REG: 0x%-4x \n"
485 "ULPD_DPLL_CTRL_REG: 0x%-4x \n"
486 "ULPD_STATUS_REQ_REG: 0x%-4x \n"
487 "ULPD_POWER_CTRL_REG: 0x%-4x \n",
489 ARM_SHOW(ARM_IDLECT1
),
490 ARM_SHOW(ARM_IDLECT2
),
491 ARM_SHOW(ARM_IDLECT3
),
492 ARM_SHOW(ARM_EWUPCT
),
493 ARM_SHOW(ARM_RSTCT1
),
494 ARM_SHOW(ARM_RSTCT2
),
496 ULPD_SHOW(ULPD_IT_STATUS
),
497 ULPD_SHOW(ULPD_CLOCK_CTRL
),
498 ULPD_SHOW(ULPD_SOFT_REQ
),
499 ULPD_SHOW(ULPD_DPLL_CTRL
),
500 ULPD_SHOW(ULPD_STATUS_REQ
),
501 ULPD_SHOW(ULPD_POWER_CTRL
));
503 if (cpu_is_omap7xx()) {
505 "MPUI7XX_CTRL_REG 0x%-8x \n"
506 "MPUI7XX_DSP_STATUS_REG: 0x%-8x \n"
507 "MPUI7XX_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
508 "MPUI7XX_DSP_API_CONFIG_REG: 0x%-8x \n"
509 "MPUI7XX_SDRAM_CONFIG_REG: 0x%-8x \n"
510 "MPUI7XX_EMIFS_CONFIG_REG: 0x%-8x \n",
511 MPUI7XX_SHOW(MPUI_CTRL
),
512 MPUI7XX_SHOW(MPUI_DSP_STATUS
),
513 MPUI7XX_SHOW(MPUI_DSP_BOOT_CONFIG
),
514 MPUI7XX_SHOW(MPUI_DSP_API_CONFIG
),
515 MPUI7XX_SHOW(EMIFF_SDRAM_CONFIG
),
516 MPUI7XX_SHOW(EMIFS_CONFIG
));
517 } else if (cpu_is_omap15xx()) {
519 "MPUI1510_CTRL_REG 0x%-8x \n"
520 "MPUI1510_DSP_STATUS_REG: 0x%-8x \n"
521 "MPUI1510_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
522 "MPUI1510_DSP_API_CONFIG_REG: 0x%-8x \n"
523 "MPUI1510_SDRAM_CONFIG_REG: 0x%-8x \n"
524 "MPUI1510_EMIFS_CONFIG_REG: 0x%-8x \n",
525 MPUI1510_SHOW(MPUI_CTRL
),
526 MPUI1510_SHOW(MPUI_DSP_STATUS
),
527 MPUI1510_SHOW(MPUI_DSP_BOOT_CONFIG
),
528 MPUI1510_SHOW(MPUI_DSP_API_CONFIG
),
529 MPUI1510_SHOW(EMIFF_SDRAM_CONFIG
),
530 MPUI1510_SHOW(EMIFS_CONFIG
));
531 } else if (cpu_is_omap16xx()) {
533 "MPUI1610_CTRL_REG 0x%-8x \n"
534 "MPUI1610_DSP_STATUS_REG: 0x%-8x \n"
535 "MPUI1610_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
536 "MPUI1610_DSP_API_CONFIG_REG: 0x%-8x \n"
537 "MPUI1610_SDRAM_CONFIG_REG: 0x%-8x \n"
538 "MPUI1610_EMIFS_CONFIG_REG: 0x%-8x \n",
539 MPUI1610_SHOW(MPUI_CTRL
),
540 MPUI1610_SHOW(MPUI_DSP_STATUS
),
541 MPUI1610_SHOW(MPUI_DSP_BOOT_CONFIG
),
542 MPUI1610_SHOW(MPUI_DSP_API_CONFIG
),
543 MPUI1610_SHOW(EMIFF_SDRAM_CONFIG
),
544 MPUI1610_SHOW(EMIFS_CONFIG
));
550 static int omap_pm_debug_open(struct inode
*inode
, struct file
*file
)
552 return single_open(file
, omap_pm_debug_show
,
556 static const struct file_operations omap_pm_debug_fops
= {
557 .open
= omap_pm_debug_open
,
560 .release
= single_release
,
563 static void omap_pm_init_debugfs(void)
567 d
= debugfs_create_dir("pm_debug", NULL
);
571 (void) debugfs_create_file("omap_pm", S_IWUSR
| S_IRUGO
,
572 d
, NULL
, &omap_pm_debug_fops
);
575 #endif /* CONFIG_DEBUG_FS */
578 * omap_pm_prepare - Do preliminary suspend work.
581 static int omap_pm_prepare(void)
583 /* We cannot sleep in idle until we have resumed */
584 cpu_idle_poll_ctrl(true);
590 * omap_pm_enter - Actually enter a sleep state.
591 * @state: State we're entering.
595 static int omap_pm_enter(suspend_state_t state
)
599 case PM_SUSPEND_STANDBY
:
612 * omap_pm_finish - Finish up suspend sequence.
614 * This is called after we wake back up (or if entering the sleep state
618 static void omap_pm_finish(void)
620 cpu_idle_poll_ctrl(false);
624 static irqreturn_t
omap_wakeup_interrupt(int irq
, void *dev
)
629 static struct irqaction omap_wakeup_irq
= {
630 .name
= "peripheral wakeup",
631 .handler
= omap_wakeup_interrupt
636 static const struct platform_suspend_ops omap_pm_ops
= {
637 .prepare
= omap_pm_prepare
,
638 .enter
= omap_pm_enter
,
639 .finish
= omap_pm_finish
,
640 .valid
= suspend_valid_only_mem
,
643 static int __init
omap_pm_init(void)
646 #ifdef CONFIG_OMAP_32K_TIMER
650 if (!cpu_class_is_omap1())
653 printk("Power Management for TI OMAP.\n");
656 * We copy the assembler sleep/wakeup routines to SRAM.
657 * These routines need to be in SRAM as that's the only
658 * memory the MPU can see when it wakes up.
660 if (cpu_is_omap7xx()) {
661 omap_sram_suspend
= omap_sram_push(omap7xx_cpu_suspend
,
662 omap7xx_cpu_suspend_sz
);
663 } else if (cpu_is_omap15xx()) {
664 omap_sram_suspend
= omap_sram_push(omap1510_cpu_suspend
,
665 omap1510_cpu_suspend_sz
);
666 } else if (cpu_is_omap16xx()) {
667 omap_sram_suspend
= omap_sram_push(omap1610_cpu_suspend
,
668 omap1610_cpu_suspend_sz
);
671 if (omap_sram_suspend
== NULL
) {
672 printk(KERN_ERR
"PM not initialized: Missing SRAM support\n");
676 arm_pm_idle
= omap1_pm_idle
;
678 if (cpu_is_omap7xx())
679 setup_irq(INT_7XX_WAKE_UP_REQ
, &omap_wakeup_irq
);
680 else if (cpu_is_omap16xx())
681 setup_irq(INT_1610_WAKE_UP_REQ
, &omap_wakeup_irq
);
683 /* Program new power ramp-up time
684 * (0 for most boards since we don't lower voltage when in deep sleep)
686 omap_writew(ULPD_SETUP_ANALOG_CELL_3_VAL
, ULPD_SETUP_ANALOG_CELL_3
);
688 /* Setup ULPD POWER_CTRL_REG - enter deep sleep whenever possible */
689 omap_writew(ULPD_POWER_CTRL_REG_VAL
, ULPD_POWER_CTRL
);
691 /* Configure IDLECT3 */
692 if (cpu_is_omap7xx())
693 omap_writel(OMAP7XX_IDLECT3_VAL
, OMAP7XX_IDLECT3
);
694 else if (cpu_is_omap16xx())
695 omap_writel(OMAP1610_IDLECT3_VAL
, OMAP1610_IDLECT3
);
697 suspend_set_ops(&omap_pm_ops
);
699 #ifdef CONFIG_DEBUG_FS
700 omap_pm_init_debugfs();
703 #ifdef CONFIG_OMAP_32K_TIMER
704 error
= sysfs_create_file(power_kobj
, &sleep_while_idle_attr
.attr
);
706 printk(KERN_ERR
"sysfs_create_file failed: %d\n", error
);
709 if (cpu_is_omap16xx()) {
710 /* configure LOW_PWR pin */
711 omap_cfg_reg(T20_1610_LOW_PWR
);
716 __initcall(omap_pm_init
);