2 * OMAP2/3 System Control Module register access
4 * Copyright (C) 2007, 2012 Texas Instruments, Inc.
5 * Copyright (C) 2007 Nokia Corporation
7 * Written by Paul Walmsley
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
15 #include <linux/kernel.h>
21 #include "cm-regbits-34xx.h"
22 #include "prm-regbits-34xx.h"
29 /* Used by omap3_ctrl_save_padconf() */
30 #define START_PADCONF_SAVE 0x2
31 #define PADCONF_SAVE_DONE 0x1
33 static void __iomem
*omap2_ctrl_base
;
34 static void __iomem
*omap4_ctrl_pad_base
;
36 #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
37 struct omap3_scratchpad
{
39 u32 public_restore_ptr
;
40 u32 secure_ram_restore_ptr
;
41 u32 sdrc_module_semaphore
;
42 u32 prcm_block_offset
;
43 u32 sdrc_block_offset
;
46 struct omap3_scratchpad_prcm_block
{
53 struct omap3_scratchpad_sdrc_block
{
85 void *omap3_secure_ram_storage
;
88 * This is used to store ARM registers in SDRAM before attempting
89 * an MPU OFF. The save and restore happens from the SRAM sleep code.
90 * The address is stored in scratchpad, so that it can be used
91 * during the restore path.
93 u32 omap3_arm_context
[128];
95 struct omap3_control_regs
{
122 u32 dss_dpll_spreading
;
123 u32 core_dpll_spreading
;
124 u32 per_dpll_spreading
;
125 u32 usbhost_dpll_spreading
;
131 u32 padconf_sys_nirq
;
134 static struct omap3_control_regs control_context
;
135 #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
137 #define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg))
138 #define OMAP4_CTRL_PAD_REGADDR(reg) (omap4_ctrl_pad_base + (reg))
140 void __init
omap2_set_globals_control(void __iomem
*ctrl
,
141 void __iomem
*ctrl_pad
)
143 omap2_ctrl_base
= ctrl
;
144 omap4_ctrl_pad_base
= ctrl_pad
;
147 void __iomem
*omap_ctrl_base_get(void)
149 return omap2_ctrl_base
;
152 u8
omap_ctrl_readb(u16 offset
)
154 return __raw_readb(OMAP_CTRL_REGADDR(offset
));
157 u16
omap_ctrl_readw(u16 offset
)
159 return __raw_readw(OMAP_CTRL_REGADDR(offset
));
162 u32
omap_ctrl_readl(u16 offset
)
164 return __raw_readl(OMAP_CTRL_REGADDR(offset
));
167 void omap_ctrl_writeb(u8 val
, u16 offset
)
169 __raw_writeb(val
, OMAP_CTRL_REGADDR(offset
));
172 void omap_ctrl_writew(u16 val
, u16 offset
)
174 __raw_writew(val
, OMAP_CTRL_REGADDR(offset
));
177 void omap_ctrl_writel(u32 val
, u16 offset
)
179 __raw_writel(val
, OMAP_CTRL_REGADDR(offset
));
183 * On OMAP4 control pad are not addressable from control
184 * core base. So the common omap_ctrl_read/write APIs breaks
185 * Hence export separate APIs to manage the omap4 pad control
186 * registers. This APIs will work only for OMAP4
189 u32
omap4_ctrl_pad_readl(u16 offset
)
191 return __raw_readl(OMAP4_CTRL_PAD_REGADDR(offset
));
194 void omap4_ctrl_pad_writel(u32 val
, u16 offset
)
196 __raw_writel(val
, OMAP4_CTRL_PAD_REGADDR(offset
));
199 #ifdef CONFIG_ARCH_OMAP3
202 * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
203 * @bootmode: 8-bit value to pass to some boot code
205 * Set the bootmode in the scratchpad RAM. This is used after the
206 * system restarts. Not sure what actually uses this - it may be the
207 * bootloader, rather than the boot ROM - contrary to the preserved
208 * comment below. No return value.
210 void omap3_ctrl_write_boot_mode(u8 bootmode
)
214 l
= ('B' << 24) | ('M' << 16) | bootmode
;
217 * Reserve the first word in scratchpad for communicating
218 * with the boot ROM. A pointer to a data structure
219 * describing the boot process can be stored there,
220 * cf. OMAP34xx TRM, Initialization / Software Booting
223 * XXX This should use some omap_ctrl_writel()-type function
225 __raw_writel(l
, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD
+ 4));
231 * omap_ctrl_write_dsp_boot_addr - set boot address for a remote processor
232 * @bootaddr: physical address of the boot loader
234 * Set boot address for the boot loader of a supported processor
235 * when a power ON sequence occurs.
237 void omap_ctrl_write_dsp_boot_addr(u32 bootaddr
)
239 u32 offset
= cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTADDR
:
240 cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTADDR
:
241 cpu_is_omap44xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR
:
242 soc_is_omap54xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR
:
246 pr_err("%s: unsupported omap type\n", __func__
);
250 omap_ctrl_writel(bootaddr
, offset
);
254 * omap_ctrl_write_dsp_boot_mode - set boot mode for a remote processor
255 * @bootmode: 8-bit value to pass to some boot code
257 * Sets boot mode for the boot loader of a supported processor
258 * when a power ON sequence occurs.
260 void omap_ctrl_write_dsp_boot_mode(u8 bootmode
)
262 u32 offset
= cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTMOD
:
263 cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTMOD
:
267 pr_err("%s: unsupported omap type\n", __func__
);
271 omap_ctrl_writel(bootmode
, offset
);
274 #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
276 * Clears the scratchpad contents in case of cold boot-
277 * called during bootup
279 void omap3_clear_scratchpad_contents(void)
281 u32 max_offset
= OMAP343X_SCRATCHPAD_ROM_OFFSET
;
282 void __iomem
*v_addr
;
284 v_addr
= OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM
);
285 if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD
, OMAP3_PRM_RSTST_OFFSET
) &
286 OMAP3430_GLOBAL_COLD_RST_MASK
) {
287 for ( ; offset
<= max_offset
; offset
+= 0x4)
288 __raw_writel(0x0, (v_addr
+ offset
));
289 omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK
,
291 OMAP3_PRM_RSTST_OFFSET
);
295 /* Populate the scratchpad structure with restore structure */
296 void omap3_save_scratchpad_contents(void)
298 void __iomem
*scratchpad_address
;
299 u32 arm_context_addr
;
300 struct omap3_scratchpad scratchpad_contents
;
301 struct omap3_scratchpad_prcm_block prcm_block_contents
;
302 struct omap3_scratchpad_sdrc_block sdrc_block_contents
;
305 * Populate the Scratchpad contents
307 * The "get_*restore_pointer" functions are used to provide a
308 * physical restore address where the ROM code jumps while waking
309 * up from MPU OFF/OSWR state.
310 * The restore pointer is stored into the scratchpad.
312 scratchpad_contents
.boot_config_ptr
= 0x0;
313 if (cpu_is_omap3630())
314 scratchpad_contents
.public_restore_ptr
=
315 virt_to_phys(omap3_restore_3630
);
316 else if (omap_rev() != OMAP3430_REV_ES3_0
&&
317 omap_rev() != OMAP3430_REV_ES3_1
)
318 scratchpad_contents
.public_restore_ptr
=
319 virt_to_phys(omap3_restore
);
321 scratchpad_contents
.public_restore_ptr
=
322 virt_to_phys(omap3_restore_es3
);
324 if (omap_type() == OMAP2_DEVICE_TYPE_GP
)
325 scratchpad_contents
.secure_ram_restore_ptr
= 0x0;
327 scratchpad_contents
.secure_ram_restore_ptr
=
328 (u32
) __pa(omap3_secure_ram_storage
);
329 scratchpad_contents
.sdrc_module_semaphore
= 0x0;
330 scratchpad_contents
.prcm_block_offset
= 0x2C;
331 scratchpad_contents
.sdrc_block_offset
= 0x64;
333 /* Populate the PRCM block contents */
334 prcm_block_contents
.prm_clksrc_ctrl
=
335 omap2_prm_read_mod_reg(OMAP3430_GR_MOD
,
336 OMAP3_PRM_CLKSRC_CTRL_OFFSET
);
337 prcm_block_contents
.prm_clksel
=
338 omap2_prm_read_mod_reg(OMAP3430_CCR_MOD
,
339 OMAP3_PRM_CLKSEL_OFFSET
);
341 omap3_cm_save_scratchpad_contents(prcm_block_contents
.cm_contents
);
343 prcm_block_contents
.prcm_block_size
= 0x0;
345 /* Populate the SDRC block contents */
346 sdrc_block_contents
.sysconfig
=
347 (sdrc_read_reg(SDRC_SYSCONFIG
) & 0xFFFF);
348 sdrc_block_contents
.cs_cfg
=
349 (sdrc_read_reg(SDRC_CS_CFG
) & 0xFFFF);
350 sdrc_block_contents
.sharing
=
351 (sdrc_read_reg(SDRC_SHARING
) & 0xFFFF);
352 sdrc_block_contents
.err_type
=
353 (sdrc_read_reg(SDRC_ERR_TYPE
) & 0xFFFF);
354 sdrc_block_contents
.dll_a_ctrl
= sdrc_read_reg(SDRC_DLLA_CTRL
);
355 sdrc_block_contents
.dll_b_ctrl
= 0x0;
357 * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
358 * be programed to issue automatic self refresh on timeout
359 * of AUTO_CNT = 1 prior to any transition to OFF mode.
361 if ((omap_type() != OMAP2_DEVICE_TYPE_GP
)
362 && (omap_rev() >= OMAP3430_REV_ES3_0
))
363 sdrc_block_contents
.power
= (sdrc_read_reg(SDRC_POWER
) &
364 ~(SDRC_POWER_AUTOCOUNT_MASK
|
365 SDRC_POWER_CLKCTRL_MASK
)) |
366 (1 << SDRC_POWER_AUTOCOUNT_SHIFT
) |
367 SDRC_SELF_REFRESH_ON_AUTOCOUNT
;
369 sdrc_block_contents
.power
= sdrc_read_reg(SDRC_POWER
);
371 sdrc_block_contents
.cs_0
= 0x0;
372 sdrc_block_contents
.mcfg_0
= sdrc_read_reg(SDRC_MCFG_0
);
373 sdrc_block_contents
.mr_0
= (sdrc_read_reg(SDRC_MR_0
) & 0xFFFF);
374 sdrc_block_contents
.emr_1_0
= 0x0;
375 sdrc_block_contents
.emr_2_0
= 0x0;
376 sdrc_block_contents
.emr_3_0
= 0x0;
377 sdrc_block_contents
.actim_ctrla_0
=
378 sdrc_read_reg(SDRC_ACTIM_CTRL_A_0
);
379 sdrc_block_contents
.actim_ctrlb_0
=
380 sdrc_read_reg(SDRC_ACTIM_CTRL_B_0
);
381 sdrc_block_contents
.rfr_ctrl_0
=
382 sdrc_read_reg(SDRC_RFR_CTRL_0
);
383 sdrc_block_contents
.cs_1
= 0x0;
384 sdrc_block_contents
.mcfg_1
= sdrc_read_reg(SDRC_MCFG_1
);
385 sdrc_block_contents
.mr_1
= sdrc_read_reg(SDRC_MR_1
) & 0xFFFF;
386 sdrc_block_contents
.emr_1_1
= 0x0;
387 sdrc_block_contents
.emr_2_1
= 0x0;
388 sdrc_block_contents
.emr_3_1
= 0x0;
389 sdrc_block_contents
.actim_ctrla_1
=
390 sdrc_read_reg(SDRC_ACTIM_CTRL_A_1
);
391 sdrc_block_contents
.actim_ctrlb_1
=
392 sdrc_read_reg(SDRC_ACTIM_CTRL_B_1
);
393 sdrc_block_contents
.rfr_ctrl_1
=
394 sdrc_read_reg(SDRC_RFR_CTRL_1
);
395 sdrc_block_contents
.dcdl_1_ctrl
= 0x0;
396 sdrc_block_contents
.dcdl_2_ctrl
= 0x0;
397 sdrc_block_contents
.flags
= 0x0;
398 sdrc_block_contents
.block_size
= 0x0;
400 arm_context_addr
= virt_to_phys(omap3_arm_context
);
402 /* Copy all the contents to the scratchpad location */
403 scratchpad_address
= OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD
);
404 memcpy_toio(scratchpad_address
, &scratchpad_contents
,
405 sizeof(scratchpad_contents
));
406 /* Scratchpad contents being 32 bits, a divide by 4 done here */
407 memcpy_toio(scratchpad_address
+
408 scratchpad_contents
.prcm_block_offset
,
409 &prcm_block_contents
, sizeof(prcm_block_contents
));
410 memcpy_toio(scratchpad_address
+
411 scratchpad_contents
.sdrc_block_offset
,
412 &sdrc_block_contents
, sizeof(sdrc_block_contents
));
414 * Copies the address of the location in SDRAM where ARM
415 * registers get saved during a MPU OFF transition.
417 memcpy_toio(scratchpad_address
+
418 scratchpad_contents
.sdrc_block_offset
+
419 sizeof(sdrc_block_contents
), &arm_context_addr
, 4);
422 void omap3_control_save_context(void)
424 control_context
.sysconfig
= omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG
);
425 control_context
.devconf0
= omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0
);
426 control_context
.mem_dftrw0
=
427 omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0
);
428 control_context
.mem_dftrw1
=
429 omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1
);
430 control_context
.msuspendmux_0
=
431 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0
);
432 control_context
.msuspendmux_1
=
433 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1
);
434 control_context
.msuspendmux_2
=
435 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2
);
436 control_context
.msuspendmux_3
=
437 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3
);
438 control_context
.msuspendmux_4
=
439 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4
);
440 control_context
.msuspendmux_5
=
441 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5
);
442 control_context
.sec_ctrl
= omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL
);
443 control_context
.devconf1
= omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1
);
444 control_context
.csirxfe
= omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE
);
445 control_context
.iva2_bootaddr
=
446 omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR
);
447 control_context
.iva2_bootmod
=
448 omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD
);
449 control_context
.debobs_0
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
450 control_context
.debobs_1
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
451 control_context
.debobs_2
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
452 control_context
.debobs_3
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
453 control_context
.debobs_4
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
454 control_context
.debobs_5
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
455 control_context
.debobs_6
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
456 control_context
.debobs_7
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
457 control_context
.debobs_8
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
458 control_context
.prog_io0
= omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0
);
459 control_context
.prog_io1
= omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1
);
460 control_context
.dss_dpll_spreading
=
461 omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING
);
462 control_context
.core_dpll_spreading
=
463 omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING
);
464 control_context
.per_dpll_spreading
=
465 omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING
);
466 control_context
.usbhost_dpll_spreading
=
467 omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING
);
468 control_context
.pbias_lite
=
469 omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE
);
470 control_context
.temp_sensor
=
471 omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR
);
472 control_context
.sramldo4
= omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4
);
473 control_context
.sramldo5
= omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5
);
474 control_context
.csi
= omap_ctrl_readl(OMAP343X_CONTROL_CSI
);
475 control_context
.padconf_sys_nirq
=
476 omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ
);
480 void omap3_control_restore_context(void)
482 omap_ctrl_writel(control_context
.sysconfig
, OMAP2_CONTROL_SYSCONFIG
);
483 omap_ctrl_writel(control_context
.devconf0
, OMAP2_CONTROL_DEVCONF0
);
484 omap_ctrl_writel(control_context
.mem_dftrw0
,
485 OMAP343X_CONTROL_MEM_DFTRW0
);
486 omap_ctrl_writel(control_context
.mem_dftrw1
,
487 OMAP343X_CONTROL_MEM_DFTRW1
);
488 omap_ctrl_writel(control_context
.msuspendmux_0
,
489 OMAP2_CONTROL_MSUSPENDMUX_0
);
490 omap_ctrl_writel(control_context
.msuspendmux_1
,
491 OMAP2_CONTROL_MSUSPENDMUX_1
);
492 omap_ctrl_writel(control_context
.msuspendmux_2
,
493 OMAP2_CONTROL_MSUSPENDMUX_2
);
494 omap_ctrl_writel(control_context
.msuspendmux_3
,
495 OMAP2_CONTROL_MSUSPENDMUX_3
);
496 omap_ctrl_writel(control_context
.msuspendmux_4
,
497 OMAP2_CONTROL_MSUSPENDMUX_4
);
498 omap_ctrl_writel(control_context
.msuspendmux_5
,
499 OMAP2_CONTROL_MSUSPENDMUX_5
);
500 omap_ctrl_writel(control_context
.sec_ctrl
, OMAP2_CONTROL_SEC_CTRL
);
501 omap_ctrl_writel(control_context
.devconf1
, OMAP343X_CONTROL_DEVCONF1
);
502 omap_ctrl_writel(control_context
.csirxfe
, OMAP343X_CONTROL_CSIRXFE
);
503 omap_ctrl_writel(control_context
.iva2_bootaddr
,
504 OMAP343X_CONTROL_IVA2_BOOTADDR
);
505 omap_ctrl_writel(control_context
.iva2_bootmod
,
506 OMAP343X_CONTROL_IVA2_BOOTMOD
);
507 omap_ctrl_writel(control_context
.debobs_0
, OMAP343X_CONTROL_DEBOBS(0));
508 omap_ctrl_writel(control_context
.debobs_1
, OMAP343X_CONTROL_DEBOBS(1));
509 omap_ctrl_writel(control_context
.debobs_2
, OMAP343X_CONTROL_DEBOBS(2));
510 omap_ctrl_writel(control_context
.debobs_3
, OMAP343X_CONTROL_DEBOBS(3));
511 omap_ctrl_writel(control_context
.debobs_4
, OMAP343X_CONTROL_DEBOBS(4));
512 omap_ctrl_writel(control_context
.debobs_5
, OMAP343X_CONTROL_DEBOBS(5));
513 omap_ctrl_writel(control_context
.debobs_6
, OMAP343X_CONTROL_DEBOBS(6));
514 omap_ctrl_writel(control_context
.debobs_7
, OMAP343X_CONTROL_DEBOBS(7));
515 omap_ctrl_writel(control_context
.debobs_8
, OMAP343X_CONTROL_DEBOBS(8));
516 omap_ctrl_writel(control_context
.prog_io0
, OMAP343X_CONTROL_PROG_IO0
);
517 omap_ctrl_writel(control_context
.prog_io1
, OMAP343X_CONTROL_PROG_IO1
);
518 omap_ctrl_writel(control_context
.dss_dpll_spreading
,
519 OMAP343X_CONTROL_DSS_DPLL_SPREADING
);
520 omap_ctrl_writel(control_context
.core_dpll_spreading
,
521 OMAP343X_CONTROL_CORE_DPLL_SPREADING
);
522 omap_ctrl_writel(control_context
.per_dpll_spreading
,
523 OMAP343X_CONTROL_PER_DPLL_SPREADING
);
524 omap_ctrl_writel(control_context
.usbhost_dpll_spreading
,
525 OMAP343X_CONTROL_USBHOST_DPLL_SPREADING
);
526 omap_ctrl_writel(control_context
.pbias_lite
,
527 OMAP343X_CONTROL_PBIAS_LITE
);
528 omap_ctrl_writel(control_context
.temp_sensor
,
529 OMAP343X_CONTROL_TEMP_SENSOR
);
530 omap_ctrl_writel(control_context
.sramldo4
, OMAP343X_CONTROL_SRAMLDO4
);
531 omap_ctrl_writel(control_context
.sramldo5
, OMAP343X_CONTROL_SRAMLDO5
);
532 omap_ctrl_writel(control_context
.csi
, OMAP343X_CONTROL_CSI
);
533 omap_ctrl_writel(control_context
.padconf_sys_nirq
,
534 OMAP343X_CONTROL_PADCONF_SYSNIRQ
);
538 void omap3630_ctrl_disable_rta(void)
540 if (!cpu_is_omap3630())
542 omap_ctrl_writel(OMAP36XX_RTA_DISABLE
, OMAP36XX_CONTROL_MEM_RTA_CTRL
);
546 * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM
548 * Tell the SCM to start saving the padconf registers, then wait for
549 * the process to complete. Returns 0 unconditionally, although it
550 * should also eventually be able to return -ETIMEDOUT, if the save
553 * XXX This function is missing a timeout. What should it be?
555 int omap3_ctrl_save_padconf(void)
559 /* Save the padconf registers */
560 cpo
= omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF
);
561 cpo
|= START_PADCONF_SAVE
;
562 omap_ctrl_writel(cpo
, OMAP343X_CONTROL_PADCONF_OFF
);
564 /* wait for the save to complete */
565 while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS
)
566 & PADCONF_SAVE_DONE
))
573 * omap3_ctrl_set_iva_bootmode_idle - sets the IVA2 bootmode to idle
575 * Sets the bootmode for IVA2 to idle. This is needed by the PM code to
576 * force disable IVA2 so that it does not prevent any low-power states.
578 void omap3_ctrl_set_iva_bootmode_idle(void)
580 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE
,
581 OMAP343X_CONTROL_IVA2_BOOTMOD
);
583 #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */