2 * Secondary CPU startup routine source file.
4 * Copyright (C) 2009 Texas Instruments, Inc.
7 * Santosh Shilimkar <santosh.shilimkar@ti.com>
9 * Interface functions needed for the SMP. This file is based on arm
10 * realview smp platform.
11 * Copyright (c) 2003 ARM Limited.
13 * This program is free software,you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
18 #include <linux/linkage.h>
19 #include <linux/init.h>
23 /* Physical address needed since MMU not enabled yet on secondary core */
24 #define AUX_CORE_BOOT0_PA 0x48281800
27 * OMAP5 specific entry point for secondary CPU to jump from ROM
28 * code. This routine also provides a holding flag into which
29 * secondary core is held until we're ready for it to initialise.
30 * The primary core will update this flag using a hardware
31 + * register AuxCoreBoot0.
33 ENTRY(omap5_secondary_startup)
34 wait: ldr r2, =AUX_CORE_BOOT0_PA @ read from AuxCoreBoot0
37 mrc p15, 0, r4, c0, c0, 5
42 END(omap5_secondary_startup)
44 * OMAP4 specific entry point for secondary CPU to jump from ROM
45 * code. This routine also provides a holding flag into which
46 * secondary core is held until we're ready for it to initialise.
47 * The primary core will update this flag using a hardware
48 * register AuxCoreBoot0.
50 ENTRY(omap4_secondary_startup)
53 smc #0 @ read from AuxCoreBoot0
55 mrc p15, 0, r4, c0, c0, 5
61 * we've been released from the wait loop,secondary_stack
62 * should now contain the SVC stack for this core
65 ENDPROC(omap4_secondary_startup)
67 ENTRY(omap4460_secondary_startup)
68 hold_2: ldr r12,=0x103
70 smc #0 @ read from AuxCoreBoot0
72 mrc p15, 0, r4, c0, c0, 5
78 * GIC distributor control register has changed between
79 * CortexA9 r1pX and r2pX. The Control Register secure
80 * banked version is now composed of 2 bits:
81 * bit 0 == Secure Enable
82 * bit 1 == Non-Secure Enable
83 * The Non-Secure banked register has not changed
84 * Because the ROM Code is based on the r1pX GIC, the CPU1
85 * GIC restoration will cause a problem to CPU0 Non-Secure SW.
86 * The workaround must be:
87 * 1) Before doing the CPU1 wakeup, CPU0 must disable
89 * 2) CPU1 must re-enable the GIC distributor on
92 ldr r1, =OMAP44XX_GIC_DIST_BASE
98 * we've been released from the wait loop,secondary_stack
99 * should now contain the SVC stack for this core
102 ENDPROC(omap4460_secondary_startup)