2 * Copyright 2010 Tilera Corporation. All Rights Reserved.
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation, version 2.
8 * This program is distributed in the hope that it will be useful, but
9 * WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
11 * NON INFRINGEMENT. See the GNU General Public License for
15 #ifndef _ASM_TILE_IO_H
16 #define _ASM_TILE_IO_H
18 #include <linux/kernel.h>
19 #include <linux/bug.h>
22 /* Maximum PCI I/O space address supported. */
23 #define IO_SPACE_LIMIT 0xffffffff
26 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
29 #define xlate_dev_mem_ptr(p) __va(p)
32 * Convert a virtual cached pointer to an uncached pointer.
34 #define xlate_dev_kmem_ptr(p) p
37 * Change "struct page" to physical address.
39 #define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
42 * Some places try to pass in an loff_t for PHYSADDR (?!), so we cast it to
43 * long before casting it to a pointer to avoid compiler warnings.
46 extern void __iomem
*ioremap(resource_size_t offset
, unsigned long size
);
47 extern void __iomem
*ioremap_prot(resource_size_t offset
, unsigned long size
,
49 extern void iounmap(volatile void __iomem
*addr
);
51 #define ioremap(physaddr, size) ((void __iomem *)(unsigned long)(physaddr))
52 #define iounmap(addr) ((void)0)
55 #define ioremap_nocache(physaddr, size) ioremap(physaddr, size)
56 #define ioremap_wc(physaddr, size) ioremap(physaddr, size)
57 #define ioremap_writethrough(physaddr, size) ioremap(physaddr, size)
58 #define ioremap_fullcache(physaddr, size) ioremap(physaddr, size)
62 /* Conversion between virtual and physical mappings. */
63 #define mm_ptov(addr) ((void *)phys_to_virt(addr))
64 #define mm_vtop(addr) ((unsigned long)virt_to_phys(addr))
69 * We use inline assembly to guarantee that the compiler does not
70 * split an access into multiple byte-sized accesses as it might
71 * sometimes do if a register data structure is marked "packed".
72 * Obviously on tile we can't tolerate such an access being
73 * actually unaligned, but we want to avoid the case where the
74 * compiler conservatively would generate multiple accesses even
75 * for an aligned read or write.
78 static inline u8
__raw_readb(const volatile void __iomem
*addr
)
80 return *(const volatile u8 __force
*)addr
;
83 static inline u16
__raw_readw(const volatile void __iomem
*addr
)
86 asm volatile("ld2u %0, %1" : "=r" (ret
) : "r" (addr
));
88 return le16_to_cpu(ret
);
91 static inline u32
__raw_readl(const volatile void __iomem
*addr
)
94 /* Sign-extend to conform to u32 ABI sign-extension convention. */
95 asm volatile("ld4s %0, %1" : "=r" (ret
) : "r" (addr
));
97 return le32_to_cpu(ret
);
100 static inline u64
__raw_readq(const volatile void __iomem
*addr
)
103 asm volatile("ld %0, %1" : "=r" (ret
) : "r" (addr
));
105 return le64_to_cpu(ret
);
108 static inline void __raw_writeb(u8 val
, volatile void __iomem
*addr
)
110 *(volatile u8 __force
*)addr
= val
;
113 static inline void __raw_writew(u16 val
, volatile void __iomem
*addr
)
115 asm volatile("st2 %0, %1" :: "r" (addr
), "r" (cpu_to_le16(val
)));
118 static inline void __raw_writel(u32 val
, volatile void __iomem
*addr
)
120 asm volatile("st4 %0, %1" :: "r" (addr
), "r" (cpu_to_le32(val
)));
123 static inline void __raw_writeq(u64 val
, volatile void __iomem
*addr
)
125 asm volatile("st %0, %1" :: "r" (addr
), "r" (cpu_to_le64(val
)));
129 * The on-chip I/O hardware on tilegx is configured with VA=PA for the
130 * kernel's PA range. The low-level APIs and field names use "va" and
131 * "void *" nomenclature, to be consistent with the general notion
132 * that the addresses in question are virtualizable, but in the kernel
133 * context we are actually manipulating PA values. (In other contexts,
134 * e.g. access from user space, we do in fact use real virtual addresses
135 * in the va fields.) To allow readers of the code to understand what's
136 * happening, we direct their attention to this comment by using the
137 * following two functions that just duplicate __va() and __pa().
139 typedef unsigned long tile_io_addr_t
;
140 static inline tile_io_addr_t
va_to_tile_io_addr(void *va
)
142 BUILD_BUG_ON(sizeof(phys_addr_t
) != sizeof(tile_io_addr_t
));
145 static inline void *tile_io_addr_to_va(tile_io_addr_t tile_io_addr
)
147 return __va(tile_io_addr
);
150 #else /* CHIP_HAS_MMIO() */
154 extern u8
_tile_readb(unsigned long addr
);
155 extern u16
_tile_readw(unsigned long addr
);
156 extern u32
_tile_readl(unsigned long addr
);
157 extern u64
_tile_readq(unsigned long addr
);
158 extern void _tile_writeb(u8 val
, unsigned long addr
);
159 extern void _tile_writew(u16 val
, unsigned long addr
);
160 extern void _tile_writel(u32 val
, unsigned long addr
);
161 extern void _tile_writeq(u64 val
, unsigned long addr
);
163 #define __raw_readb(addr) _tile_readb((unsigned long)addr)
164 #define __raw_readw(addr) _tile_readw((unsigned long)addr)
165 #define __raw_readl(addr) _tile_readl((unsigned long)addr)
166 #define __raw_readq(addr) _tile_readq((unsigned long)addr)
167 #define __raw_writeb(val, addr) _tile_writeb(val, (unsigned long)addr)
168 #define __raw_writew(val, addr) _tile_writew(val, (unsigned long)addr)
169 #define __raw_writel(val, addr) _tile_writel(val, (unsigned long)addr)
170 #define __raw_writeq(val, addr) _tile_writeq(val, (unsigned long)addr)
172 #else /* CONFIG_PCI */
175 * The tilepro architecture does not support IOMEM unless PCI is enabled.
176 * Unfortunately we can't yet simply not declare these methods,
177 * since some generic code that compiles into the kernel, but
178 * we never run, uses them unconditionally.
181 static inline int iomem_panic(void)
183 panic("readb/writeb and friends do not exist on tile without PCI");
187 static inline u8
readb(unsigned long addr
)
189 return iomem_panic();
192 static inline u16
_readw(unsigned long addr
)
194 return iomem_panic();
197 static inline u32
readl(unsigned long addr
)
199 return iomem_panic();
202 static inline u64
readq(unsigned long addr
)
204 return iomem_panic();
207 static inline void writeb(u8 val
, unsigned long addr
)
212 static inline void writew(u16 val
, unsigned long addr
)
217 static inline void writel(u32 val
, unsigned long addr
)
222 static inline void writeq(u64 val
, unsigned long addr
)
227 #endif /* CONFIG_PCI */
229 #endif /* CHIP_HAS_MMIO() */
231 #define readb __raw_readb
232 #define readw __raw_readw
233 #define readl __raw_readl
234 #define readq __raw_readq
235 #define writeb __raw_writeb
236 #define writew __raw_writew
237 #define writel __raw_writel
238 #define writeq __raw_writeq
240 #define readb_relaxed readb
241 #define readw_relaxed readw
242 #define readl_relaxed readl
243 #define readq_relaxed readq
245 #define ioread8 readb
246 #define ioread16 readw
247 #define ioread32 readl
248 #define ioread64 readq
249 #define iowrite8 writeb
250 #define iowrite16 writew
251 #define iowrite32 writel
252 #define iowrite64 writeq
254 #if CHIP_HAS_MMIO() || defined(CONFIG_PCI)
256 static inline void memset_io(volatile void *dst
, int val
, size_t len
)
259 BUG_ON((unsigned long)dst
& 0x3);
260 val
= (val
& 0xff) * 0x01010101;
261 for (x
= 0; x
< len
; x
+= 4)
262 writel(val
, dst
+ x
);
265 static inline void memcpy_fromio(void *dst
, const volatile void __iomem
*src
,
269 BUG_ON((unsigned long)src
& 0x3);
270 for (x
= 0; x
< len
; x
+= 4)
271 *(u32
*)(dst
+ x
) = readl(src
+ x
);
274 static inline void memcpy_toio(volatile void __iomem
*dst
, const void *src
,
278 BUG_ON((unsigned long)dst
& 0x3);
279 for (x
= 0; x
< len
; x
+= 4)
280 writel(*(u32
*)(src
+ x
), dst
+ x
);
285 #if CHIP_HAS_MMIO() && defined(CONFIG_TILE_PCI_IO)
287 static inline u8
inb(unsigned long addr
)
289 return readb((volatile void __iomem
*) addr
);
292 static inline u16
inw(unsigned long addr
)
294 return readw((volatile void __iomem
*) addr
);
297 static inline u32
inl(unsigned long addr
)
299 return readl((volatile void __iomem
*) addr
);
302 static inline void outb(u8 b
, unsigned long addr
)
304 writeb(b
, (volatile void __iomem
*) addr
);
307 static inline void outw(u16 b
, unsigned long addr
)
309 writew(b
, (volatile void __iomem
*) addr
);
312 static inline void outl(u32 b
, unsigned long addr
)
314 writel(b
, (volatile void __iomem
*) addr
);
317 static inline void insb(unsigned long addr
, void *buffer
, int count
)
328 static inline void insw(unsigned long addr
, void *buffer
, int count
)
339 static inline void insl(unsigned long addr
, void *buffer
, int count
)
350 static inline void outsb(unsigned long addr
, const void *buffer
, int count
)
353 const u8
*buf
= buffer
;
360 static inline void outsw(unsigned long addr
, const void *buffer
, int count
)
363 const u16
*buf
= buffer
;
370 static inline void outsl(unsigned long addr
, const void *buffer
, int count
)
373 const u32
*buf
= buffer
;
380 extern void __iomem
*ioport_map(unsigned long port
, unsigned int len
);
381 extern void ioport_unmap(void __iomem
*addr
);
386 * The TilePro architecture does not support IOPORT, even with PCI.
387 * Unfortunately we can't yet simply not declare these methods,
388 * since some generic code that compiles into the kernel, but
389 * we never run, uses them unconditionally.
392 static inline long ioport_panic(void)
395 panic("PCI IO space support is disabled. Configure the kernel with"
396 " CONFIG_TILE_PCI_IO to enable it");
398 panic("inb/outb and friends do not exist on tile");
403 static inline void __iomem
*ioport_map(unsigned long port
, unsigned int len
)
405 pr_info("ioport_map: mapping IO resources is unsupported on tile.\n");
409 static inline void ioport_unmap(void __iomem
*addr
)
414 static inline u8
inb(unsigned long addr
)
416 return ioport_panic();
419 static inline u16
inw(unsigned long addr
)
421 return ioport_panic();
424 static inline u32
inl(unsigned long addr
)
426 return ioport_panic();
429 static inline void outb(u8 b
, unsigned long addr
)
434 static inline void outw(u16 b
, unsigned long addr
)
439 static inline void outl(u32 b
, unsigned long addr
)
444 static inline void insb(unsigned long addr
, void *buffer
, int count
)
449 static inline void insw(unsigned long addr
, void *buffer
, int count
)
454 static inline void insl(unsigned long addr
, void *buffer
, int count
)
459 static inline void outsb(unsigned long addr
, const void *buffer
, int count
)
464 static inline void outsw(unsigned long addr
, const void *buffer
, int count
)
469 static inline void outsl(unsigned long addr
, const void *buffer
, int count
)
474 #endif /* CHIP_HAS_MMIO() && defined(CONFIG_TILE_PCI_IO) */
476 #define inb_p(addr) inb(addr)
477 #define inw_p(addr) inw(addr)
478 #define inl_p(addr) inl(addr)
479 #define outb_p(x, addr) outb((x), (addr))
480 #define outw_p(x, addr) outw((x), (addr))
481 #define outl_p(x, addr) outl((x), (addr))
483 #define ioread16be(addr) be16_to_cpu(ioread16(addr))
484 #define ioread32be(addr) be32_to_cpu(ioread32(addr))
485 #define iowrite16be(v, addr) iowrite16(be16_to_cpu(v), (addr))
486 #define iowrite32be(v, addr) iowrite32(be32_to_cpu(v), (addr))
488 #define ioread8_rep(p, dst, count) \
489 insb((unsigned long) (p), (dst), (count))
490 #define ioread16_rep(p, dst, count) \
491 insw((unsigned long) (p), (dst), (count))
492 #define ioread32_rep(p, dst, count) \
493 insl((unsigned long) (p), (dst), (count))
495 #define iowrite8_rep(p, src, count) \
496 outsb((unsigned long) (p), (src), (count))
497 #define iowrite16_rep(p, src, count) \
498 outsw((unsigned long) (p), (src), (count))
499 #define iowrite32_rep(p, src, count) \
500 outsl((unsigned long) (p), (src), (count))
502 #define virt_to_bus virt_to_phys
503 #define bus_to_virt phys_to_virt
505 #endif /* _ASM_TILE_IO_H */