2 * This file is provided under a dual BSD/GPLv2 license. When using or
3 * redistributing this file, you may do so under either license.
7 * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc.,
20 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
22 * The full GNU General Public License is included in this distribution in
23 * the file called "COPYING".
27 * Copyright(c) 2004-2009 Intel Corporation. All rights reserved.
29 * Redistribution and use in source and binary forms, with or without
30 * modification, are permitted provided that the following conditions are met:
32 * * Redistributions of source code must retain the above copyright
33 * notice, this list of conditions and the following disclaimer.
34 * * Redistributions in binary form must reproduce the above copyright
35 * notice, this list of conditions and the following disclaimer in
36 * the documentation and/or other materials provided with the
38 * * Neither the name of Intel Corporation nor the names of its
39 * contributors may be used to endorse or promote products derived
40 * from this software without specific prior written permission.
42 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
43 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
44 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
45 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
46 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
47 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
48 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
49 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
50 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
51 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
52 * POSSIBILITY OF SUCH DAMAGE.
56 * Support routines for v3+ hardware
58 #include <linux/module.h>
59 #include <linux/pci.h>
60 #include <linux/gfp.h>
61 #include <linux/dmaengine.h>
62 #include <linux/dma-mapping.h>
63 #include <linux/prefetch.h>
64 #include "../dmaengine.h"
65 #include "registers.h"
70 extern struct kmem_cache
*ioat3_sed_cache
;
72 /* ioat hardware assumes at least two sources for raid operations */
73 #define src_cnt_to_sw(x) ((x) + 2)
74 #define src_cnt_to_hw(x) ((x) - 2)
75 #define ndest_to_sw(x) ((x) + 1)
76 #define ndest_to_hw(x) ((x) - 1)
77 #define src16_cnt_to_sw(x) ((x) + 9)
78 #define src16_cnt_to_hw(x) ((x) - 9)
80 /* provide a lookup table for setting the source address in the base or
81 * extended descriptor of an xor or pq descriptor
83 static const u8 xor_idx_to_desc
= 0xe0;
84 static const u8 xor_idx_to_field
[] = { 1, 4, 5, 6, 7, 0, 1, 2 };
85 static const u8 pq_idx_to_desc
= 0xf8;
86 static const u8 pq16_idx_to_desc
[] = { 0, 0, 1, 1, 1, 1, 1, 1, 1,
87 2, 2, 2, 2, 2, 2, 2 };
88 static const u8 pq_idx_to_field
[] = { 1, 4, 5, 0, 1, 2, 4, 5 };
89 static const u8 pq16_idx_to_field
[] = { 1, 4, 1, 2, 3, 4, 5, 6, 7,
90 0, 1, 2, 3, 4, 5, 6 };
92 static void ioat3_eh(struct ioat2_dma_chan
*ioat
);
94 static void xor_set_src(struct ioat_raw_descriptor
*descs
[2],
95 dma_addr_t addr
, u32 offset
, int idx
)
97 struct ioat_raw_descriptor
*raw
= descs
[xor_idx_to_desc
>> idx
& 1];
99 raw
->field
[xor_idx_to_field
[idx
]] = addr
+ offset
;
102 static dma_addr_t
pq_get_src(struct ioat_raw_descriptor
*descs
[2], int idx
)
104 struct ioat_raw_descriptor
*raw
= descs
[pq_idx_to_desc
>> idx
& 1];
106 return raw
->field
[pq_idx_to_field
[idx
]];
109 static dma_addr_t
pq16_get_src(struct ioat_raw_descriptor
*desc
[3], int idx
)
111 struct ioat_raw_descriptor
*raw
= desc
[pq16_idx_to_desc
[idx
]];
113 return raw
->field
[pq16_idx_to_field
[idx
]];
116 static void pq_set_src(struct ioat_raw_descriptor
*descs
[2],
117 dma_addr_t addr
, u32 offset
, u8 coef
, int idx
)
119 struct ioat_pq_descriptor
*pq
= (struct ioat_pq_descriptor
*) descs
[0];
120 struct ioat_raw_descriptor
*raw
= descs
[pq_idx_to_desc
>> idx
& 1];
122 raw
->field
[pq_idx_to_field
[idx
]] = addr
+ offset
;
123 pq
->coef
[idx
] = coef
;
126 static bool is_jf_ioat(struct pci_dev
*pdev
)
128 switch (pdev
->device
) {
129 case PCI_DEVICE_ID_INTEL_IOAT_JSF0
:
130 case PCI_DEVICE_ID_INTEL_IOAT_JSF1
:
131 case PCI_DEVICE_ID_INTEL_IOAT_JSF2
:
132 case PCI_DEVICE_ID_INTEL_IOAT_JSF3
:
133 case PCI_DEVICE_ID_INTEL_IOAT_JSF4
:
134 case PCI_DEVICE_ID_INTEL_IOAT_JSF5
:
135 case PCI_DEVICE_ID_INTEL_IOAT_JSF6
:
136 case PCI_DEVICE_ID_INTEL_IOAT_JSF7
:
137 case PCI_DEVICE_ID_INTEL_IOAT_JSF8
:
138 case PCI_DEVICE_ID_INTEL_IOAT_JSF9
:
145 static bool is_snb_ioat(struct pci_dev
*pdev
)
147 switch (pdev
->device
) {
148 case PCI_DEVICE_ID_INTEL_IOAT_SNB0
:
149 case PCI_DEVICE_ID_INTEL_IOAT_SNB1
:
150 case PCI_DEVICE_ID_INTEL_IOAT_SNB2
:
151 case PCI_DEVICE_ID_INTEL_IOAT_SNB3
:
152 case PCI_DEVICE_ID_INTEL_IOAT_SNB4
:
153 case PCI_DEVICE_ID_INTEL_IOAT_SNB5
:
154 case PCI_DEVICE_ID_INTEL_IOAT_SNB6
:
155 case PCI_DEVICE_ID_INTEL_IOAT_SNB7
:
156 case PCI_DEVICE_ID_INTEL_IOAT_SNB8
:
157 case PCI_DEVICE_ID_INTEL_IOAT_SNB9
:
164 static bool is_ivb_ioat(struct pci_dev
*pdev
)
166 switch (pdev
->device
) {
167 case PCI_DEVICE_ID_INTEL_IOAT_IVB0
:
168 case PCI_DEVICE_ID_INTEL_IOAT_IVB1
:
169 case PCI_DEVICE_ID_INTEL_IOAT_IVB2
:
170 case PCI_DEVICE_ID_INTEL_IOAT_IVB3
:
171 case PCI_DEVICE_ID_INTEL_IOAT_IVB4
:
172 case PCI_DEVICE_ID_INTEL_IOAT_IVB5
:
173 case PCI_DEVICE_ID_INTEL_IOAT_IVB6
:
174 case PCI_DEVICE_ID_INTEL_IOAT_IVB7
:
175 case PCI_DEVICE_ID_INTEL_IOAT_IVB8
:
176 case PCI_DEVICE_ID_INTEL_IOAT_IVB9
:
184 static bool is_hsw_ioat(struct pci_dev
*pdev
)
186 switch (pdev
->device
) {
187 case PCI_DEVICE_ID_INTEL_IOAT_HSW0
:
188 case PCI_DEVICE_ID_INTEL_IOAT_HSW1
:
189 case PCI_DEVICE_ID_INTEL_IOAT_HSW2
:
190 case PCI_DEVICE_ID_INTEL_IOAT_HSW3
:
191 case PCI_DEVICE_ID_INTEL_IOAT_HSW4
:
192 case PCI_DEVICE_ID_INTEL_IOAT_HSW5
:
193 case PCI_DEVICE_ID_INTEL_IOAT_HSW6
:
194 case PCI_DEVICE_ID_INTEL_IOAT_HSW7
:
195 case PCI_DEVICE_ID_INTEL_IOAT_HSW8
:
196 case PCI_DEVICE_ID_INTEL_IOAT_HSW9
:
204 static bool is_xeon_cb32(struct pci_dev
*pdev
)
206 return is_jf_ioat(pdev
) || is_snb_ioat(pdev
) || is_ivb_ioat(pdev
) ||
210 static bool is_bwd_ioat(struct pci_dev
*pdev
)
212 switch (pdev
->device
) {
213 case PCI_DEVICE_ID_INTEL_IOAT_BWD0
:
214 case PCI_DEVICE_ID_INTEL_IOAT_BWD1
:
215 case PCI_DEVICE_ID_INTEL_IOAT_BWD2
:
216 case PCI_DEVICE_ID_INTEL_IOAT_BWD3
:
223 static bool is_bwd_noraid(struct pci_dev
*pdev
)
225 switch (pdev
->device
) {
226 case PCI_DEVICE_ID_INTEL_IOAT_BWD2
:
227 case PCI_DEVICE_ID_INTEL_IOAT_BWD3
:
235 static void pq16_set_src(struct ioat_raw_descriptor
*desc
[3],
236 dma_addr_t addr
, u32 offset
, u8 coef
, unsigned idx
)
238 struct ioat_pq_descriptor
*pq
= (struct ioat_pq_descriptor
*)desc
[0];
239 struct ioat_pq16a_descriptor
*pq16
=
240 (struct ioat_pq16a_descriptor
*)desc
[1];
241 struct ioat_raw_descriptor
*raw
= desc
[pq16_idx_to_desc
[idx
]];
243 raw
->field
[pq16_idx_to_field
[idx
]] = addr
+ offset
;
246 pq
->coef
[idx
] = coef
;
248 pq16
->coef
[idx
- 8] = coef
;
251 static struct ioat_sed_ent
*
252 ioat3_alloc_sed(struct ioatdma_device
*device
, unsigned int hw_pool
)
254 struct ioat_sed_ent
*sed
;
255 gfp_t flags
= __GFP_ZERO
| GFP_ATOMIC
;
257 sed
= kmem_cache_alloc(ioat3_sed_cache
, flags
);
261 sed
->hw_pool
= hw_pool
;
262 sed
->hw
= dma_pool_alloc(device
->sed_hw_pool
[hw_pool
],
265 kmem_cache_free(ioat3_sed_cache
, sed
);
272 static void ioat3_free_sed(struct ioatdma_device
*device
, struct ioat_sed_ent
*sed
)
277 dma_pool_free(device
->sed_hw_pool
[sed
->hw_pool
], sed
->hw
, sed
->dma
);
278 kmem_cache_free(ioat3_sed_cache
, sed
);
281 static bool desc_has_ext(struct ioat_ring_ent
*desc
)
283 struct ioat_dma_descriptor
*hw
= desc
->hw
;
285 if (hw
->ctl_f
.op
== IOAT_OP_XOR
||
286 hw
->ctl_f
.op
== IOAT_OP_XOR_VAL
) {
287 struct ioat_xor_descriptor
*xor = desc
->xor;
289 if (src_cnt_to_sw(xor->ctl_f
.src_cnt
) > 5)
291 } else if (hw
->ctl_f
.op
== IOAT_OP_PQ
||
292 hw
->ctl_f
.op
== IOAT_OP_PQ_VAL
) {
293 struct ioat_pq_descriptor
*pq
= desc
->pq
;
295 if (src_cnt_to_sw(pq
->ctl_f
.src_cnt
) > 3)
302 static u64
ioat3_get_current_completion(struct ioat_chan_common
*chan
)
307 completion
= *chan
->completion
;
308 phys_complete
= ioat_chansts_to_addr(completion
);
310 dev_dbg(to_dev(chan
), "%s: phys_complete: %#llx\n", __func__
,
311 (unsigned long long) phys_complete
);
313 return phys_complete
;
316 static bool ioat3_cleanup_preamble(struct ioat_chan_common
*chan
,
319 *phys_complete
= ioat3_get_current_completion(chan
);
320 if (*phys_complete
== chan
->last_completion
)
323 clear_bit(IOAT_COMPLETION_ACK
, &chan
->state
);
324 mod_timer(&chan
->timer
, jiffies
+ COMPLETION_TIMEOUT
);
330 desc_get_errstat(struct ioat2_dma_chan
*ioat
, struct ioat_ring_ent
*desc
)
332 struct ioat_dma_descriptor
*hw
= desc
->hw
;
334 switch (hw
->ctl_f
.op
) {
336 case IOAT_OP_PQ_VAL_16S
:
338 struct ioat_pq_descriptor
*pq
= desc
->pq
;
340 /* check if there's error written */
341 if (!pq
->dwbes_f
.wbes
)
344 /* need to set a chanerr var for checking to clear later */
346 if (pq
->dwbes_f
.p_val_err
)
347 *desc
->result
|= SUM_CHECK_P_RESULT
;
349 if (pq
->dwbes_f
.q_val_err
)
350 *desc
->result
|= SUM_CHECK_Q_RESULT
;
360 * __cleanup - reclaim used descriptors
361 * @ioat: channel (ring) to clean
363 * The difference from the dma_v2.c __cleanup() is that this routine
364 * handles extended descriptors and dma-unmapping raid operations.
366 static void __cleanup(struct ioat2_dma_chan
*ioat
, dma_addr_t phys_complete
)
368 struct ioat_chan_common
*chan
= &ioat
->base
;
369 struct ioatdma_device
*device
= chan
->device
;
370 struct ioat_ring_ent
*desc
;
371 bool seen_current
= false;
372 int idx
= ioat
->tail
, i
;
375 dev_dbg(to_dev(chan
), "%s: head: %#x tail: %#x issued: %#x\n",
376 __func__
, ioat
->head
, ioat
->tail
, ioat
->issued
);
379 * At restart of the channel, the completion address and the
380 * channel status will be 0 due to starting a new chain. Since
381 * it's new chain and the first descriptor "fails", there is
382 * nothing to clean up. We do not want to reap the entire submitted
383 * chain due to this 0 address value and then BUG.
388 active
= ioat2_ring_active(ioat
);
389 for (i
= 0; i
< active
&& !seen_current
; i
++) {
390 struct dma_async_tx_descriptor
*tx
;
392 smp_read_barrier_depends();
393 prefetch(ioat2_get_ring_ent(ioat
, idx
+ i
+ 1));
394 desc
= ioat2_get_ring_ent(ioat
, idx
+ i
);
395 dump_desc_dbg(ioat
, desc
);
397 /* set err stat if we are using dwbes */
398 if (device
->cap
& IOAT_CAP_DWBES
)
399 desc_get_errstat(ioat
, desc
);
403 dma_cookie_complete(tx
);
404 dma_descriptor_unmap(tx
);
406 tx
->callback(tx
->callback_param
);
411 if (tx
->phys
== phys_complete
)
414 /* skip extended descriptors */
415 if (desc_has_ext(desc
)) {
416 BUG_ON(i
+ 1 >= active
);
420 /* cleanup super extended descriptors */
422 ioat3_free_sed(device
, desc
->sed
);
426 smp_mb(); /* finish all descriptor reads before incrementing tail */
427 ioat
->tail
= idx
+ i
;
428 BUG_ON(active
&& !seen_current
); /* no active descs have written a completion? */
429 chan
->last_completion
= phys_complete
;
431 if (active
- i
== 0) {
432 dev_dbg(to_dev(chan
), "%s: cancel completion timeout\n",
434 clear_bit(IOAT_COMPLETION_PENDING
, &chan
->state
);
435 mod_timer(&chan
->timer
, jiffies
+ IDLE_TIMEOUT
);
437 /* 5 microsecond delay per pending descriptor */
438 writew(min((5 * (active
- i
)), IOAT_INTRDELAY_MASK
),
439 chan
->device
->reg_base
+ IOAT_INTRDELAY_OFFSET
);
442 static void ioat3_cleanup(struct ioat2_dma_chan
*ioat
)
444 struct ioat_chan_common
*chan
= &ioat
->base
;
447 spin_lock_bh(&chan
->cleanup_lock
);
449 if (ioat3_cleanup_preamble(chan
, &phys_complete
))
450 __cleanup(ioat
, phys_complete
);
452 if (is_ioat_halted(*chan
->completion
)) {
453 u32 chanerr
= readl(chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
455 if (chanerr
& IOAT_CHANERR_HANDLE_MASK
) {
456 mod_timer(&chan
->timer
, jiffies
+ IDLE_TIMEOUT
);
461 spin_unlock_bh(&chan
->cleanup_lock
);
464 static void ioat3_cleanup_event(unsigned long data
)
466 struct ioat2_dma_chan
*ioat
= to_ioat2_chan((void *) data
);
469 writew(IOAT_CHANCTRL_RUN
, ioat
->base
.reg_base
+ IOAT_CHANCTRL_OFFSET
);
472 static void ioat3_restart_channel(struct ioat2_dma_chan
*ioat
)
474 struct ioat_chan_common
*chan
= &ioat
->base
;
477 ioat2_quiesce(chan
, 0);
478 if (ioat3_cleanup_preamble(chan
, &phys_complete
))
479 __cleanup(ioat
, phys_complete
);
481 __ioat2_restart_chan(ioat
);
484 static void ioat3_eh(struct ioat2_dma_chan
*ioat
)
486 struct ioat_chan_common
*chan
= &ioat
->base
;
487 struct pci_dev
*pdev
= to_pdev(chan
);
488 struct ioat_dma_descriptor
*hw
;
490 struct ioat_ring_ent
*desc
;
495 /* cleanup so tail points to descriptor that caused the error */
496 if (ioat3_cleanup_preamble(chan
, &phys_complete
))
497 __cleanup(ioat
, phys_complete
);
499 chanerr
= readl(chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
500 pci_read_config_dword(pdev
, IOAT_PCI_CHANERR_INT_OFFSET
, &chanerr_int
);
502 dev_dbg(to_dev(chan
), "%s: error = %x:%x\n",
503 __func__
, chanerr
, chanerr_int
);
505 desc
= ioat2_get_ring_ent(ioat
, ioat
->tail
);
507 dump_desc_dbg(ioat
, desc
);
509 switch (hw
->ctl_f
.op
) {
510 case IOAT_OP_XOR_VAL
:
511 if (chanerr
& IOAT_CHANERR_XOR_P_OR_CRC_ERR
) {
512 *desc
->result
|= SUM_CHECK_P_RESULT
;
513 err_handled
|= IOAT_CHANERR_XOR_P_OR_CRC_ERR
;
517 case IOAT_OP_PQ_VAL_16S
:
518 if (chanerr
& IOAT_CHANERR_XOR_P_OR_CRC_ERR
) {
519 *desc
->result
|= SUM_CHECK_P_RESULT
;
520 err_handled
|= IOAT_CHANERR_XOR_P_OR_CRC_ERR
;
522 if (chanerr
& IOAT_CHANERR_XOR_Q_ERR
) {
523 *desc
->result
|= SUM_CHECK_Q_RESULT
;
524 err_handled
|= IOAT_CHANERR_XOR_Q_ERR
;
529 /* fault on unhandled error or spurious halt */
530 if (chanerr
^ err_handled
|| chanerr
== 0) {
531 dev_err(to_dev(chan
), "%s: fatal error (%x:%x)\n",
532 __func__
, chanerr
, err_handled
);
536 writel(chanerr
, chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
537 pci_write_config_dword(pdev
, IOAT_PCI_CHANERR_INT_OFFSET
, chanerr_int
);
539 /* mark faulting descriptor as complete */
540 *chan
->completion
= desc
->txd
.phys
;
542 spin_lock_bh(&ioat
->prep_lock
);
543 ioat3_restart_channel(ioat
);
544 spin_unlock_bh(&ioat
->prep_lock
);
547 static void check_active(struct ioat2_dma_chan
*ioat
)
549 struct ioat_chan_common
*chan
= &ioat
->base
;
551 if (ioat2_ring_active(ioat
)) {
552 mod_timer(&chan
->timer
, jiffies
+ COMPLETION_TIMEOUT
);
556 if (test_and_clear_bit(IOAT_CHAN_ACTIVE
, &chan
->state
))
557 mod_timer(&chan
->timer
, jiffies
+ IDLE_TIMEOUT
);
558 else if (ioat
->alloc_order
> ioat_get_alloc_order()) {
559 /* if the ring is idle, empty, and oversized try to step
562 reshape_ring(ioat
, ioat
->alloc_order
- 1);
564 /* keep shrinking until we get back to our minimum
567 if (ioat
->alloc_order
> ioat_get_alloc_order())
568 mod_timer(&chan
->timer
, jiffies
+ IDLE_TIMEOUT
);
573 static void ioat3_timer_event(unsigned long data
)
575 struct ioat2_dma_chan
*ioat
= to_ioat2_chan((void *) data
);
576 struct ioat_chan_common
*chan
= &ioat
->base
;
577 dma_addr_t phys_complete
;
580 status
= ioat_chansts(chan
);
582 /* when halted due to errors check for channel
583 * programming errors before advancing the completion state
585 if (is_ioat_halted(status
)) {
588 chanerr
= readl(chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
589 dev_err(to_dev(chan
), "%s: Channel halted (%x)\n",
591 if (test_bit(IOAT_RUN
, &chan
->state
))
592 BUG_ON(is_ioat_bug(chanerr
));
593 else /* we never got off the ground */
597 /* if we haven't made progress and we have already
598 * acknowledged a pending completion once, then be more
599 * forceful with a restart
601 spin_lock_bh(&chan
->cleanup_lock
);
602 if (ioat_cleanup_preamble(chan
, &phys_complete
))
603 __cleanup(ioat
, phys_complete
);
604 else if (test_bit(IOAT_COMPLETION_ACK
, &chan
->state
)) {
605 spin_lock_bh(&ioat
->prep_lock
);
606 ioat3_restart_channel(ioat
);
607 spin_unlock_bh(&ioat
->prep_lock
);
608 spin_unlock_bh(&chan
->cleanup_lock
);
611 set_bit(IOAT_COMPLETION_ACK
, &chan
->state
);
612 mod_timer(&chan
->timer
, jiffies
+ COMPLETION_TIMEOUT
);
616 if (ioat2_ring_active(ioat
))
617 mod_timer(&chan
->timer
, jiffies
+ COMPLETION_TIMEOUT
);
619 spin_lock_bh(&ioat
->prep_lock
);
621 spin_unlock_bh(&ioat
->prep_lock
);
623 spin_unlock_bh(&chan
->cleanup_lock
);
626 static enum dma_status
627 ioat3_tx_status(struct dma_chan
*c
, dma_cookie_t cookie
,
628 struct dma_tx_state
*txstate
)
630 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
633 ret
= dma_cookie_status(c
, cookie
, txstate
);
634 if (ret
== DMA_COMPLETE
)
639 return dma_cookie_status(c
, cookie
, txstate
);
642 static struct dma_async_tx_descriptor
*
643 __ioat3_prep_xor_lock(struct dma_chan
*c
, enum sum_check_flags
*result
,
644 dma_addr_t dest
, dma_addr_t
*src
, unsigned int src_cnt
,
645 size_t len
, unsigned long flags
)
647 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
648 struct ioat_ring_ent
*compl_desc
;
649 struct ioat_ring_ent
*desc
;
650 struct ioat_ring_ent
*ext
;
651 size_t total_len
= len
;
652 struct ioat_xor_descriptor
*xor;
653 struct ioat_xor_ext_descriptor
*xor_ex
= NULL
;
654 struct ioat_dma_descriptor
*hw
;
655 int num_descs
, with_ext
, idx
, i
;
657 u8 op
= result
? IOAT_OP_XOR_VAL
: IOAT_OP_XOR
;
661 num_descs
= ioat2_xferlen_to_descs(ioat
, len
);
662 /* we need 2x the number of descriptors to cover greater than 5
671 /* completion writes from the raid engine may pass completion
672 * writes from the legacy engine, so we need one extra null
673 * (legacy) descriptor to ensure all completion writes arrive in
676 if (likely(num_descs
) && ioat2_check_space_lock(ioat
, num_descs
+1) == 0)
682 struct ioat_raw_descriptor
*descs
[2];
683 size_t xfer_size
= min_t(size_t, len
, 1 << ioat
->xfercap_log
);
686 desc
= ioat2_get_ring_ent(ioat
, idx
+ i
);
689 /* save a branch by unconditionally retrieving the
690 * extended descriptor xor_set_src() knows to not write
691 * to it in the single descriptor case
693 ext
= ioat2_get_ring_ent(ioat
, idx
+ i
+ 1);
694 xor_ex
= ext
->xor_ex
;
696 descs
[0] = (struct ioat_raw_descriptor
*) xor;
697 descs
[1] = (struct ioat_raw_descriptor
*) xor_ex
;
698 for (s
= 0; s
< src_cnt
; s
++)
699 xor_set_src(descs
, src
[s
], offset
, s
);
700 xor->size
= xfer_size
;
701 xor->dst_addr
= dest
+ offset
;
704 xor->ctl_f
.src_cnt
= src_cnt_to_hw(src_cnt
);
708 dump_desc_dbg(ioat
, desc
);
709 } while ((i
+= 1 + with_ext
) < num_descs
);
711 /* last xor descriptor carries the unmap parameters and fence bit */
712 desc
->txd
.flags
= flags
;
713 desc
->len
= total_len
;
715 desc
->result
= result
;
716 xor->ctl_f
.fence
= !!(flags
& DMA_PREP_FENCE
);
718 /* completion descriptor carries interrupt bit */
719 compl_desc
= ioat2_get_ring_ent(ioat
, idx
+ i
);
720 compl_desc
->txd
.flags
= flags
& DMA_PREP_INTERRUPT
;
724 hw
->ctl_f
.int_en
= !!(flags
& DMA_PREP_INTERRUPT
);
725 hw
->ctl_f
.compl_write
= 1;
726 hw
->size
= NULL_DESC_BUFFER_SIZE
;
727 dump_desc_dbg(ioat
, compl_desc
);
729 /* we leave the channel locked to ensure in order submission */
730 return &compl_desc
->txd
;
733 static struct dma_async_tx_descriptor
*
734 ioat3_prep_xor(struct dma_chan
*chan
, dma_addr_t dest
, dma_addr_t
*src
,
735 unsigned int src_cnt
, size_t len
, unsigned long flags
)
737 return __ioat3_prep_xor_lock(chan
, NULL
, dest
, src
, src_cnt
, len
, flags
);
740 struct dma_async_tx_descriptor
*
741 ioat3_prep_xor_val(struct dma_chan
*chan
, dma_addr_t
*src
,
742 unsigned int src_cnt
, size_t len
,
743 enum sum_check_flags
*result
, unsigned long flags
)
745 /* the cleanup routine only sets bits on validate failure, it
746 * does not clear bits on validate success... so clear it here
750 return __ioat3_prep_xor_lock(chan
, result
, src
[0], &src
[1],
751 src_cnt
- 1, len
, flags
);
755 dump_pq_desc_dbg(struct ioat2_dma_chan
*ioat
, struct ioat_ring_ent
*desc
, struct ioat_ring_ent
*ext
)
757 struct device
*dev
= to_dev(&ioat
->base
);
758 struct ioat_pq_descriptor
*pq
= desc
->pq
;
759 struct ioat_pq_ext_descriptor
*pq_ex
= ext
? ext
->pq_ex
: NULL
;
760 struct ioat_raw_descriptor
*descs
[] = { (void *) pq
, (void *) pq_ex
};
761 int src_cnt
= src_cnt_to_sw(pq
->ctl_f
.src_cnt
);
764 dev_dbg(dev
, "desc[%d]: (%#llx->%#llx) flags: %#x"
765 " sz: %#10.8x ctl: %#x (op: %#x int: %d compl: %d pq: '%s%s'"
767 desc_id(desc
), (unsigned long long) desc
->txd
.phys
,
768 (unsigned long long) (pq_ex
? pq_ex
->next
: pq
->next
),
769 desc
->txd
.flags
, pq
->size
, pq
->ctl
, pq
->ctl_f
.op
, pq
->ctl_f
.int_en
,
770 pq
->ctl_f
.compl_write
,
771 pq
->ctl_f
.p_disable
? "" : "p", pq
->ctl_f
.q_disable
? "" : "q",
773 for (i
= 0; i
< src_cnt
; i
++)
774 dev_dbg(dev
, "\tsrc[%d]: %#llx coef: %#x\n", i
,
775 (unsigned long long) pq_get_src(descs
, i
), pq
->coef
[i
]);
776 dev_dbg(dev
, "\tP: %#llx\n", pq
->p_addr
);
777 dev_dbg(dev
, "\tQ: %#llx\n", pq
->q_addr
);
778 dev_dbg(dev
, "\tNEXT: %#llx\n", pq
->next
);
781 static void dump_pq16_desc_dbg(struct ioat2_dma_chan
*ioat
,
782 struct ioat_ring_ent
*desc
)
784 struct device
*dev
= to_dev(&ioat
->base
);
785 struct ioat_pq_descriptor
*pq
= desc
->pq
;
786 struct ioat_raw_descriptor
*descs
[] = { (void *)pq
,
789 int src_cnt
= src16_cnt_to_sw(pq
->ctl_f
.src_cnt
);
793 descs
[1] = (void *)desc
->sed
->hw
;
794 descs
[2] = (void *)desc
->sed
->hw
+ 64;
797 dev_dbg(dev
, "desc[%d]: (%#llx->%#llx) flags: %#x"
798 " sz: %#x ctl: %#x (op: %#x int: %d compl: %d pq: '%s%s'"
800 desc_id(desc
), (unsigned long long) desc
->txd
.phys
,
801 (unsigned long long) pq
->next
,
802 desc
->txd
.flags
, pq
->size
, pq
->ctl
,
803 pq
->ctl_f
.op
, pq
->ctl_f
.int_en
,
804 pq
->ctl_f
.compl_write
,
805 pq
->ctl_f
.p_disable
? "" : "p", pq
->ctl_f
.q_disable
? "" : "q",
807 for (i
= 0; i
< src_cnt
; i
++) {
808 dev_dbg(dev
, "\tsrc[%d]: %#llx coef: %#x\n", i
,
809 (unsigned long long) pq16_get_src(descs
, i
),
812 dev_dbg(dev
, "\tP: %#llx\n", pq
->p_addr
);
813 dev_dbg(dev
, "\tQ: %#llx\n", pq
->q_addr
);
816 static struct dma_async_tx_descriptor
*
817 __ioat3_prep_pq_lock(struct dma_chan
*c
, enum sum_check_flags
*result
,
818 const dma_addr_t
*dst
, const dma_addr_t
*src
,
819 unsigned int src_cnt
, const unsigned char *scf
,
820 size_t len
, unsigned long flags
)
822 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
823 struct ioat_chan_common
*chan
= &ioat
->base
;
824 struct ioatdma_device
*device
= chan
->device
;
825 struct ioat_ring_ent
*compl_desc
;
826 struct ioat_ring_ent
*desc
;
827 struct ioat_ring_ent
*ext
;
828 size_t total_len
= len
;
829 struct ioat_pq_descriptor
*pq
;
830 struct ioat_pq_ext_descriptor
*pq_ex
= NULL
;
831 struct ioat_dma_descriptor
*hw
;
833 u8 op
= result
? IOAT_OP_PQ_VAL
: IOAT_OP_PQ
;
834 int i
, s
, idx
, with_ext
, num_descs
;
835 int cb32
= (device
->version
< IOAT_VER_3_3
) ? 1 : 0;
837 dev_dbg(to_dev(chan
), "%s\n", __func__
);
838 /* the engine requires at least two sources (we provide
839 * at least 1 implied source in the DMA_PREP_CONTINUE case)
841 BUG_ON(src_cnt
+ dmaf_continue(flags
) < 2);
843 num_descs
= ioat2_xferlen_to_descs(ioat
, len
);
844 /* we need 2x the number of descriptors to cover greater than 3
845 * sources (we need 1 extra source in the q-only continuation
846 * case and 3 extra sources in the p+q continuation case.
848 if (src_cnt
+ dmaf_p_disabled_continue(flags
) > 3 ||
849 (dmaf_continue(flags
) && !dmaf_p_disabled_continue(flags
))) {
855 /* completion writes from the raid engine may pass completion
856 * writes from the legacy engine, so we need one extra null
857 * (legacy) descriptor to ensure all completion writes arrive in
860 if (likely(num_descs
) &&
861 ioat2_check_space_lock(ioat
, num_descs
+ cb32
) == 0)
867 struct ioat_raw_descriptor
*descs
[2];
868 size_t xfer_size
= min_t(size_t, len
, 1 << ioat
->xfercap_log
);
870 desc
= ioat2_get_ring_ent(ioat
, idx
+ i
);
873 /* save a branch by unconditionally retrieving the
874 * extended descriptor pq_set_src() knows to not write
875 * to it in the single descriptor case
877 ext
= ioat2_get_ring_ent(ioat
, idx
+ i
+ with_ext
);
880 descs
[0] = (struct ioat_raw_descriptor
*) pq
;
881 descs
[1] = (struct ioat_raw_descriptor
*) pq_ex
;
883 for (s
= 0; s
< src_cnt
; s
++)
884 pq_set_src(descs
, src
[s
], offset
, scf
[s
], s
);
886 /* see the comment for dma_maxpq in include/linux/dmaengine.h */
887 if (dmaf_p_disabled_continue(flags
))
888 pq_set_src(descs
, dst
[1], offset
, 1, s
++);
889 else if (dmaf_continue(flags
)) {
890 pq_set_src(descs
, dst
[0], offset
, 0, s
++);
891 pq_set_src(descs
, dst
[1], offset
, 1, s
++);
892 pq_set_src(descs
, dst
[1], offset
, 0, s
++);
894 pq
->size
= xfer_size
;
895 pq
->p_addr
= dst
[0] + offset
;
896 pq
->q_addr
= dst
[1] + offset
;
899 /* we turn on descriptor write back error status */
900 if (device
->cap
& IOAT_CAP_DWBES
)
901 pq
->ctl_f
.wb_en
= result
? 1 : 0;
902 pq
->ctl_f
.src_cnt
= src_cnt_to_hw(s
);
903 pq
->ctl_f
.p_disable
= !!(flags
& DMA_PREP_PQ_DISABLE_P
);
904 pq
->ctl_f
.q_disable
= !!(flags
& DMA_PREP_PQ_DISABLE_Q
);
908 } while ((i
+= 1 + with_ext
) < num_descs
);
910 /* last pq descriptor carries the unmap parameters and fence bit */
911 desc
->txd
.flags
= flags
;
912 desc
->len
= total_len
;
914 desc
->result
= result
;
915 pq
->ctl_f
.fence
= !!(flags
& DMA_PREP_FENCE
);
916 dump_pq_desc_dbg(ioat
, desc
, ext
);
919 pq
->ctl_f
.int_en
= !!(flags
& DMA_PREP_INTERRUPT
);
920 pq
->ctl_f
.compl_write
= 1;
923 /* completion descriptor carries interrupt bit */
924 compl_desc
= ioat2_get_ring_ent(ioat
, idx
+ i
);
925 compl_desc
->txd
.flags
= flags
& DMA_PREP_INTERRUPT
;
929 hw
->ctl_f
.int_en
= !!(flags
& DMA_PREP_INTERRUPT
);
930 hw
->ctl_f
.compl_write
= 1;
931 hw
->size
= NULL_DESC_BUFFER_SIZE
;
932 dump_desc_dbg(ioat
, compl_desc
);
936 /* we leave the channel locked to ensure in order submission */
937 return &compl_desc
->txd
;
940 static struct dma_async_tx_descriptor
*
941 __ioat3_prep_pq16_lock(struct dma_chan
*c
, enum sum_check_flags
*result
,
942 const dma_addr_t
*dst
, const dma_addr_t
*src
,
943 unsigned int src_cnt
, const unsigned char *scf
,
944 size_t len
, unsigned long flags
)
946 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
947 struct ioat_chan_common
*chan
= &ioat
->base
;
948 struct ioatdma_device
*device
= chan
->device
;
949 struct ioat_ring_ent
*desc
;
950 size_t total_len
= len
;
951 struct ioat_pq_descriptor
*pq
;
954 int i
, s
, idx
, num_descs
;
956 /* this function is only called with 9-16 sources */
957 op
= result
? IOAT_OP_PQ_VAL_16S
: IOAT_OP_PQ_16S
;
959 dev_dbg(to_dev(chan
), "%s\n", __func__
);
961 num_descs
= ioat2_xferlen_to_descs(ioat
, len
);
964 * 16 source pq is only available on cb3.3 and has no completion
967 if (num_descs
&& ioat2_check_space_lock(ioat
, num_descs
) == 0)
975 struct ioat_raw_descriptor
*descs
[4];
976 size_t xfer_size
= min_t(size_t, len
, 1 << ioat
->xfercap_log
);
978 desc
= ioat2_get_ring_ent(ioat
, idx
+ i
);
981 descs
[0] = (struct ioat_raw_descriptor
*) pq
;
983 desc
->sed
= ioat3_alloc_sed(device
, (src_cnt
-2) >> 3);
985 dev_err(to_dev(chan
),
986 "%s: no free sed entries\n", __func__
);
990 pq
->sed_addr
= desc
->sed
->dma
;
991 desc
->sed
->parent
= desc
;
993 descs
[1] = (struct ioat_raw_descriptor
*)desc
->sed
->hw
;
994 descs
[2] = (void *)descs
[1] + 64;
996 for (s
= 0; s
< src_cnt
; s
++)
997 pq16_set_src(descs
, src
[s
], offset
, scf
[s
], s
);
999 /* see the comment for dma_maxpq in include/linux/dmaengine.h */
1000 if (dmaf_p_disabled_continue(flags
))
1001 pq16_set_src(descs
, dst
[1], offset
, 1, s
++);
1002 else if (dmaf_continue(flags
)) {
1003 pq16_set_src(descs
, dst
[0], offset
, 0, s
++);
1004 pq16_set_src(descs
, dst
[1], offset
, 1, s
++);
1005 pq16_set_src(descs
, dst
[1], offset
, 0, s
++);
1008 pq
->size
= xfer_size
;
1009 pq
->p_addr
= dst
[0] + offset
;
1010 pq
->q_addr
= dst
[1] + offset
;
1013 pq
->ctl_f
.src_cnt
= src16_cnt_to_hw(s
);
1014 /* we turn on descriptor write back error status */
1015 if (device
->cap
& IOAT_CAP_DWBES
)
1016 pq
->ctl_f
.wb_en
= result
? 1 : 0;
1017 pq
->ctl_f
.p_disable
= !!(flags
& DMA_PREP_PQ_DISABLE_P
);
1018 pq
->ctl_f
.q_disable
= !!(flags
& DMA_PREP_PQ_DISABLE_Q
);
1021 offset
+= xfer_size
;
1022 } while (++i
< num_descs
);
1024 /* last pq descriptor carries the unmap parameters and fence bit */
1025 desc
->txd
.flags
= flags
;
1026 desc
->len
= total_len
;
1028 desc
->result
= result
;
1029 pq
->ctl_f
.fence
= !!(flags
& DMA_PREP_FENCE
);
1031 /* with cb3.3 we should be able to do completion w/o a null desc */
1032 pq
->ctl_f
.int_en
= !!(flags
& DMA_PREP_INTERRUPT
);
1033 pq
->ctl_f
.compl_write
= 1;
1035 dump_pq16_desc_dbg(ioat
, desc
);
1037 /* we leave the channel locked to ensure in order submission */
1041 static int src_cnt_flags(unsigned int src_cnt
, unsigned long flags
)
1043 if (dmaf_p_disabled_continue(flags
))
1045 else if (dmaf_continue(flags
))
1051 static struct dma_async_tx_descriptor
*
1052 ioat3_prep_pq(struct dma_chan
*chan
, dma_addr_t
*dst
, dma_addr_t
*src
,
1053 unsigned int src_cnt
, const unsigned char *scf
, size_t len
,
1054 unsigned long flags
)
1056 /* specify valid address for disabled result */
1057 if (flags
& DMA_PREP_PQ_DISABLE_P
)
1059 if (flags
& DMA_PREP_PQ_DISABLE_Q
)
1062 /* handle the single source multiply case from the raid6
1065 if ((flags
& DMA_PREP_PQ_DISABLE_P
) && src_cnt
== 1) {
1066 dma_addr_t single_source
[2];
1067 unsigned char single_source_coef
[2];
1069 BUG_ON(flags
& DMA_PREP_PQ_DISABLE_Q
);
1070 single_source
[0] = src
[0];
1071 single_source
[1] = src
[0];
1072 single_source_coef
[0] = scf
[0];
1073 single_source_coef
[1] = 0;
1075 return src_cnt_flags(src_cnt
, flags
) > 8 ?
1076 __ioat3_prep_pq16_lock(chan
, NULL
, dst
, single_source
,
1077 2, single_source_coef
, len
,
1079 __ioat3_prep_pq_lock(chan
, NULL
, dst
, single_source
, 2,
1080 single_source_coef
, len
, flags
);
1083 return src_cnt_flags(src_cnt
, flags
) > 8 ?
1084 __ioat3_prep_pq16_lock(chan
, NULL
, dst
, src
, src_cnt
,
1086 __ioat3_prep_pq_lock(chan
, NULL
, dst
, src
, src_cnt
,
1091 struct dma_async_tx_descriptor
*
1092 ioat3_prep_pq_val(struct dma_chan
*chan
, dma_addr_t
*pq
, dma_addr_t
*src
,
1093 unsigned int src_cnt
, const unsigned char *scf
, size_t len
,
1094 enum sum_check_flags
*pqres
, unsigned long flags
)
1096 /* specify valid address for disabled result */
1097 if (flags
& DMA_PREP_PQ_DISABLE_P
)
1099 if (flags
& DMA_PREP_PQ_DISABLE_Q
)
1102 /* the cleanup routine only sets bits on validate failure, it
1103 * does not clear bits on validate success... so clear it here
1107 return src_cnt_flags(src_cnt
, flags
) > 8 ?
1108 __ioat3_prep_pq16_lock(chan
, pqres
, pq
, src
, src_cnt
, scf
, len
,
1110 __ioat3_prep_pq_lock(chan
, pqres
, pq
, src
, src_cnt
, scf
, len
,
1114 static struct dma_async_tx_descriptor
*
1115 ioat3_prep_pqxor(struct dma_chan
*chan
, dma_addr_t dst
, dma_addr_t
*src
,
1116 unsigned int src_cnt
, size_t len
, unsigned long flags
)
1118 unsigned char scf
[src_cnt
];
1121 memset(scf
, 0, src_cnt
);
1123 flags
|= DMA_PREP_PQ_DISABLE_Q
;
1124 pq
[1] = dst
; /* specify valid address for disabled result */
1126 return src_cnt_flags(src_cnt
, flags
) > 8 ?
1127 __ioat3_prep_pq16_lock(chan
, NULL
, pq
, src
, src_cnt
, scf
, len
,
1129 __ioat3_prep_pq_lock(chan
, NULL
, pq
, src
, src_cnt
, scf
, len
,
1133 struct dma_async_tx_descriptor
*
1134 ioat3_prep_pqxor_val(struct dma_chan
*chan
, dma_addr_t
*src
,
1135 unsigned int src_cnt
, size_t len
,
1136 enum sum_check_flags
*result
, unsigned long flags
)
1138 unsigned char scf
[src_cnt
];
1141 /* the cleanup routine only sets bits on validate failure, it
1142 * does not clear bits on validate success... so clear it here
1146 memset(scf
, 0, src_cnt
);
1148 flags
|= DMA_PREP_PQ_DISABLE_Q
;
1149 pq
[1] = pq
[0]; /* specify valid address for disabled result */
1151 return src_cnt_flags(src_cnt
, flags
) > 8 ?
1152 __ioat3_prep_pq16_lock(chan
, result
, pq
, &src
[1], src_cnt
- 1,
1154 __ioat3_prep_pq_lock(chan
, result
, pq
, &src
[1], src_cnt
- 1,
1158 static struct dma_async_tx_descriptor
*
1159 ioat3_prep_interrupt_lock(struct dma_chan
*c
, unsigned long flags
)
1161 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
1162 struct ioat_ring_ent
*desc
;
1163 struct ioat_dma_descriptor
*hw
;
1165 if (ioat2_check_space_lock(ioat
, 1) == 0)
1166 desc
= ioat2_get_ring_ent(ioat
, ioat
->head
);
1173 hw
->ctl_f
.int_en
= 1;
1174 hw
->ctl_f
.fence
= !!(flags
& DMA_PREP_FENCE
);
1175 hw
->ctl_f
.compl_write
= 1;
1176 hw
->size
= NULL_DESC_BUFFER_SIZE
;
1180 desc
->txd
.flags
= flags
;
1183 dump_desc_dbg(ioat
, desc
);
1185 /* we leave the channel locked to ensure in order submission */
1189 static void ioat3_dma_test_callback(void *dma_async_param
)
1191 struct completion
*cmp
= dma_async_param
;
1196 #define IOAT_NUM_SRC_TEST 6 /* must be <= 8 */
1197 static int ioat_xor_val_self_test(struct ioatdma_device
*device
)
1201 struct page
*xor_srcs
[IOAT_NUM_SRC_TEST
];
1202 struct page
*xor_val_srcs
[IOAT_NUM_SRC_TEST
+ 1];
1203 dma_addr_t dma_srcs
[IOAT_NUM_SRC_TEST
+ 1];
1204 dma_addr_t dest_dma
;
1205 struct dma_async_tx_descriptor
*tx
;
1206 struct dma_chan
*dma_chan
;
1207 dma_cookie_t cookie
;
1212 struct completion cmp
;
1214 struct device
*dev
= &device
->pdev
->dev
;
1215 struct dma_device
*dma
= &device
->common
;
1218 dev_dbg(dev
, "%s\n", __func__
);
1220 if (!dma_has_cap(DMA_XOR
, dma
->cap_mask
))
1223 for (src_idx
= 0; src_idx
< IOAT_NUM_SRC_TEST
; src_idx
++) {
1224 xor_srcs
[src_idx
] = alloc_page(GFP_KERNEL
);
1225 if (!xor_srcs
[src_idx
]) {
1227 __free_page(xor_srcs
[src_idx
]);
1232 dest
= alloc_page(GFP_KERNEL
);
1235 __free_page(xor_srcs
[src_idx
]);
1239 /* Fill in src buffers */
1240 for (src_idx
= 0; src_idx
< IOAT_NUM_SRC_TEST
; src_idx
++) {
1241 u8
*ptr
= page_address(xor_srcs
[src_idx
]);
1242 for (i
= 0; i
< PAGE_SIZE
; i
++)
1243 ptr
[i
] = (1 << src_idx
);
1246 for (src_idx
= 0; src_idx
< IOAT_NUM_SRC_TEST
; src_idx
++)
1247 cmp_byte
^= (u8
) (1 << src_idx
);
1249 cmp_word
= (cmp_byte
<< 24) | (cmp_byte
<< 16) |
1250 (cmp_byte
<< 8) | cmp_byte
;
1252 memset(page_address(dest
), 0, PAGE_SIZE
);
1254 dma_chan
= container_of(dma
->channels
.next
, struct dma_chan
,
1256 if (dma
->device_alloc_chan_resources(dma_chan
) < 1) {
1264 dest_dma
= dma_map_page(dev
, dest
, 0, PAGE_SIZE
, DMA_FROM_DEVICE
);
1265 for (i
= 0; i
< IOAT_NUM_SRC_TEST
; i
++)
1266 dma_srcs
[i
] = dma_map_page(dev
, xor_srcs
[i
], 0, PAGE_SIZE
,
1268 tx
= dma
->device_prep_dma_xor(dma_chan
, dest_dma
, dma_srcs
,
1269 IOAT_NUM_SRC_TEST
, PAGE_SIZE
,
1270 DMA_PREP_INTERRUPT
);
1273 dev_err(dev
, "Self-test xor prep failed\n");
1279 init_completion(&cmp
);
1280 tx
->callback
= ioat3_dma_test_callback
;
1281 tx
->callback_param
= &cmp
;
1282 cookie
= tx
->tx_submit(tx
);
1284 dev_err(dev
, "Self-test xor setup failed\n");
1288 dma
->device_issue_pending(dma_chan
);
1290 tmo
= wait_for_completion_timeout(&cmp
, msecs_to_jiffies(3000));
1292 if (dma
->device_tx_status(dma_chan
, cookie
, NULL
) != DMA_COMPLETE
) {
1293 dev_err(dev
, "Self-test xor timed out\n");
1298 dma_unmap_page(dev
, dest_dma
, PAGE_SIZE
, DMA_FROM_DEVICE
);
1299 for (i
= 0; i
< IOAT_NUM_SRC_TEST
; i
++)
1300 dma_unmap_page(dev
, dma_srcs
[i
], PAGE_SIZE
, DMA_TO_DEVICE
);
1302 dma_sync_single_for_cpu(dev
, dest_dma
, PAGE_SIZE
, DMA_FROM_DEVICE
);
1303 for (i
= 0; i
< (PAGE_SIZE
/ sizeof(u32
)); i
++) {
1304 u32
*ptr
= page_address(dest
);
1305 if (ptr
[i
] != cmp_word
) {
1306 dev_err(dev
, "Self-test xor failed compare\n");
1308 goto free_resources
;
1311 dma_sync_single_for_device(dev
, dest_dma
, PAGE_SIZE
, DMA_FROM_DEVICE
);
1313 /* skip validate if the capability is not present */
1314 if (!dma_has_cap(DMA_XOR_VAL
, dma_chan
->device
->cap_mask
))
1315 goto free_resources
;
1317 op
= IOAT_OP_XOR_VAL
;
1319 /* validate the sources with the destintation page */
1320 for (i
= 0; i
< IOAT_NUM_SRC_TEST
; i
++)
1321 xor_val_srcs
[i
] = xor_srcs
[i
];
1322 xor_val_srcs
[i
] = dest
;
1326 for (i
= 0; i
< IOAT_NUM_SRC_TEST
+ 1; i
++)
1327 dma_srcs
[i
] = dma_map_page(dev
, xor_val_srcs
[i
], 0, PAGE_SIZE
,
1329 tx
= dma
->device_prep_dma_xor_val(dma_chan
, dma_srcs
,
1330 IOAT_NUM_SRC_TEST
+ 1, PAGE_SIZE
,
1331 &xor_val_result
, DMA_PREP_INTERRUPT
);
1333 dev_err(dev
, "Self-test zero prep failed\n");
1339 init_completion(&cmp
);
1340 tx
->callback
= ioat3_dma_test_callback
;
1341 tx
->callback_param
= &cmp
;
1342 cookie
= tx
->tx_submit(tx
);
1344 dev_err(dev
, "Self-test zero setup failed\n");
1348 dma
->device_issue_pending(dma_chan
);
1350 tmo
= wait_for_completion_timeout(&cmp
, msecs_to_jiffies(3000));
1352 if (dma
->device_tx_status(dma_chan
, cookie
, NULL
) != DMA_COMPLETE
) {
1353 dev_err(dev
, "Self-test validate timed out\n");
1358 for (i
= 0; i
< IOAT_NUM_SRC_TEST
+ 1; i
++)
1359 dma_unmap_page(dev
, dma_srcs
[i
], PAGE_SIZE
, DMA_TO_DEVICE
);
1361 if (xor_val_result
!= 0) {
1362 dev_err(dev
, "Self-test validate failed compare\n");
1364 goto free_resources
;
1367 memset(page_address(dest
), 0, PAGE_SIZE
);
1369 /* test for non-zero parity sum */
1370 op
= IOAT_OP_XOR_VAL
;
1373 for (i
= 0; i
< IOAT_NUM_SRC_TEST
+ 1; i
++)
1374 dma_srcs
[i
] = dma_map_page(dev
, xor_val_srcs
[i
], 0, PAGE_SIZE
,
1376 tx
= dma
->device_prep_dma_xor_val(dma_chan
, dma_srcs
,
1377 IOAT_NUM_SRC_TEST
+ 1, PAGE_SIZE
,
1378 &xor_val_result
, DMA_PREP_INTERRUPT
);
1380 dev_err(dev
, "Self-test 2nd zero prep failed\n");
1386 init_completion(&cmp
);
1387 tx
->callback
= ioat3_dma_test_callback
;
1388 tx
->callback_param
= &cmp
;
1389 cookie
= tx
->tx_submit(tx
);
1391 dev_err(dev
, "Self-test 2nd zero setup failed\n");
1395 dma
->device_issue_pending(dma_chan
);
1397 tmo
= wait_for_completion_timeout(&cmp
, msecs_to_jiffies(3000));
1399 if (dma
->device_tx_status(dma_chan
, cookie
, NULL
) != DMA_COMPLETE
) {
1400 dev_err(dev
, "Self-test 2nd validate timed out\n");
1405 if (xor_val_result
!= SUM_CHECK_P_RESULT
) {
1406 dev_err(dev
, "Self-test validate failed compare\n");
1411 for (i
= 0; i
< IOAT_NUM_SRC_TEST
+ 1; i
++)
1412 dma_unmap_page(dev
, dma_srcs
[i
], PAGE_SIZE
, DMA_TO_DEVICE
);
1414 goto free_resources
;
1416 if (op
== IOAT_OP_XOR
) {
1417 dma_unmap_page(dev
, dest_dma
, PAGE_SIZE
, DMA_FROM_DEVICE
);
1418 for (i
= 0; i
< IOAT_NUM_SRC_TEST
; i
++)
1419 dma_unmap_page(dev
, dma_srcs
[i
], PAGE_SIZE
,
1421 } else if (op
== IOAT_OP_XOR_VAL
) {
1422 for (i
= 0; i
< IOAT_NUM_SRC_TEST
+ 1; i
++)
1423 dma_unmap_page(dev
, dma_srcs
[i
], PAGE_SIZE
,
1427 dma
->device_free_chan_resources(dma_chan
);
1429 src_idx
= IOAT_NUM_SRC_TEST
;
1431 __free_page(xor_srcs
[src_idx
]);
1436 static int ioat3_dma_self_test(struct ioatdma_device
*device
)
1438 int rc
= ioat_dma_self_test(device
);
1443 rc
= ioat_xor_val_self_test(device
);
1450 static int ioat3_irq_reinit(struct ioatdma_device
*device
)
1452 struct pci_dev
*pdev
= device
->pdev
;
1453 int irq
= pdev
->irq
, i
;
1455 if (!is_bwd_ioat(pdev
))
1458 switch (device
->irq_mode
) {
1460 for (i
= 0; i
< device
->common
.chancnt
; i
++) {
1461 struct msix_entry
*msix
= &device
->msix_entries
[i
];
1462 struct ioat_chan_common
*chan
;
1464 chan
= ioat_chan_by_index(device
, i
);
1465 devm_free_irq(&pdev
->dev
, msix
->vector
, chan
);
1468 pci_disable_msix(pdev
);
1471 pci_disable_msi(pdev
);
1474 devm_free_irq(&pdev
->dev
, irq
, device
);
1479 device
->irq_mode
= IOAT_NOIRQ
;
1481 return ioat_dma_setup_interrupts(device
);
1484 static int ioat3_reset_hw(struct ioat_chan_common
*chan
)
1486 /* throw away whatever the channel was doing and get it
1487 * initialized, with ioat3 specific workarounds
1489 struct ioatdma_device
*device
= chan
->device
;
1490 struct pci_dev
*pdev
= device
->pdev
;
1495 ioat2_quiesce(chan
, msecs_to_jiffies(100));
1497 chanerr
= readl(chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
1498 writel(chanerr
, chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
1500 if (device
->version
< IOAT_VER_3_3
) {
1501 /* clear any pending errors */
1502 err
= pci_read_config_dword(pdev
,
1503 IOAT_PCI_CHANERR_INT_OFFSET
, &chanerr
);
1506 "channel error register unreachable\n");
1509 pci_write_config_dword(pdev
,
1510 IOAT_PCI_CHANERR_INT_OFFSET
, chanerr
);
1512 /* Clear DMAUNCERRSTS Cfg-Reg Parity Error status bit
1513 * (workaround for spurious config parity error after restart)
1515 pci_read_config_word(pdev
, IOAT_PCI_DEVICE_ID_OFFSET
, &dev_id
);
1516 if (dev_id
== PCI_DEVICE_ID_INTEL_IOAT_TBG0
) {
1517 pci_write_config_dword(pdev
,
1518 IOAT_PCI_DMAUNCERRSTS_OFFSET
,
1523 err
= ioat2_reset_sync(chan
, msecs_to_jiffies(200));
1525 err
= ioat3_irq_reinit(device
);
1528 dev_err(&pdev
->dev
, "Failed to reset: %d\n", err
);
1533 static void ioat3_intr_quirk(struct ioatdma_device
*device
)
1535 struct dma_device
*dma
;
1537 struct ioat_chan_common
*chan
;
1540 dma
= &device
->common
;
1543 * if we have descriptor write back error status, we mask the
1546 if (device
->cap
& IOAT_CAP_DWBES
) {
1547 list_for_each_entry(c
, &dma
->channels
, device_node
) {
1548 chan
= to_chan_common(c
);
1549 errmask
= readl(chan
->reg_base
+
1550 IOAT_CHANERR_MASK_OFFSET
);
1551 errmask
|= IOAT_CHANERR_XOR_P_OR_CRC_ERR
|
1552 IOAT_CHANERR_XOR_Q_ERR
;
1553 writel(errmask
, chan
->reg_base
+
1554 IOAT_CHANERR_MASK_OFFSET
);
1559 int ioat3_dma_probe(struct ioatdma_device
*device
, int dca
)
1561 struct pci_dev
*pdev
= device
->pdev
;
1562 int dca_en
= system_has_dca_enabled(pdev
);
1563 struct dma_device
*dma
;
1565 struct ioat_chan_common
*chan
;
1566 bool is_raid_device
= false;
1569 device
->enumerate_channels
= ioat2_enumerate_channels
;
1570 device
->reset_hw
= ioat3_reset_hw
;
1571 device
->self_test
= ioat3_dma_self_test
;
1572 device
->intr_quirk
= ioat3_intr_quirk
;
1573 dma
= &device
->common
;
1574 dma
->device_prep_dma_memcpy
= ioat2_dma_prep_memcpy_lock
;
1575 dma
->device_issue_pending
= ioat2_issue_pending
;
1576 dma
->device_alloc_chan_resources
= ioat2_alloc_chan_resources
;
1577 dma
->device_free_chan_resources
= ioat2_free_chan_resources
;
1579 dma_cap_set(DMA_INTERRUPT
, dma
->cap_mask
);
1580 dma
->device_prep_dma_interrupt
= ioat3_prep_interrupt_lock
;
1582 device
->cap
= readl(device
->reg_base
+ IOAT_DMA_CAP_OFFSET
);
1584 if (is_xeon_cb32(pdev
) || is_bwd_noraid(pdev
))
1585 device
->cap
&= ~(IOAT_CAP_XOR
| IOAT_CAP_PQ
| IOAT_CAP_RAID16SS
);
1587 /* dca is incompatible with raid operations */
1588 if (dca_en
&& (device
->cap
& (IOAT_CAP_XOR
|IOAT_CAP_PQ
)))
1589 device
->cap
&= ~(IOAT_CAP_XOR
|IOAT_CAP_PQ
);
1591 if (device
->cap
& IOAT_CAP_XOR
) {
1592 is_raid_device
= true;
1595 dma_cap_set(DMA_XOR
, dma
->cap_mask
);
1596 dma
->device_prep_dma_xor
= ioat3_prep_xor
;
1598 dma_cap_set(DMA_XOR_VAL
, dma
->cap_mask
);
1599 dma
->device_prep_dma_xor_val
= ioat3_prep_xor_val
;
1602 if (device
->cap
& IOAT_CAP_PQ
) {
1603 is_raid_device
= true;
1605 dma
->device_prep_dma_pq
= ioat3_prep_pq
;
1606 dma
->device_prep_dma_pq_val
= ioat3_prep_pq_val
;
1607 dma_cap_set(DMA_PQ
, dma
->cap_mask
);
1608 dma_cap_set(DMA_PQ_VAL
, dma
->cap_mask
);
1610 if (device
->cap
& IOAT_CAP_RAID16SS
) {
1611 dma_set_maxpq(dma
, 16, 0);
1613 dma_set_maxpq(dma
, 8, 0);
1616 if (!(device
->cap
& IOAT_CAP_XOR
)) {
1617 dma
->device_prep_dma_xor
= ioat3_prep_pqxor
;
1618 dma
->device_prep_dma_xor_val
= ioat3_prep_pqxor_val
;
1619 dma_cap_set(DMA_XOR
, dma
->cap_mask
);
1620 dma_cap_set(DMA_XOR_VAL
, dma
->cap_mask
);
1622 if (device
->cap
& IOAT_CAP_RAID16SS
) {
1630 dma
->device_tx_status
= ioat3_tx_status
;
1631 device
->cleanup_fn
= ioat3_cleanup_event
;
1632 device
->timer_fn
= ioat3_timer_event
;
1634 /* starting with CB3.3 super extended descriptors are supported */
1635 if (device
->cap
& IOAT_CAP_RAID16SS
) {
1639 for (i
= 0; i
< MAX_SED_POOLS
; i
++) {
1640 snprintf(pool_name
, 14, "ioat_hw%d_sed", i
);
1642 /* allocate SED DMA pool */
1643 device
->sed_hw_pool
[i
] = dmam_pool_create(pool_name
,
1645 SED_SIZE
* (i
+ 1), 64, 0);
1646 if (!device
->sed_hw_pool
[i
])
1652 err
= ioat_probe(device
);
1655 ioat_set_tcp_copy_break(262144);
1657 list_for_each_entry(c
, &dma
->channels
, device_node
) {
1658 chan
= to_chan_common(c
);
1659 writel(IOAT_DMA_DCA_ANY_CPU
,
1660 chan
->reg_base
+ IOAT_DCACTRL_OFFSET
);
1663 err
= ioat_register(device
);
1667 ioat_kobject_add(device
, &ioat2_ktype
);
1670 device
->dca
= ioat3_dca_init(pdev
, device
->reg_base
);