2 * Emma Mobile GPIO Support - GIO
4 * Copyright (C) 2012 Magnus Damm
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 #include <linux/init.h>
21 #include <linux/platform_device.h>
22 #include <linux/spinlock.h>
23 #include <linux/interrupt.h>
24 #include <linux/ioport.h>
26 #include <linux/irq.h>
27 #include <linux/irqdomain.h>
28 #include <linux/bitops.h>
29 #include <linux/err.h>
30 #include <linux/gpio.h>
31 #include <linux/slab.h>
32 #include <linux/module.h>
33 #include <linux/pinctrl/consumer.h>
34 #include <linux/platform_data/gpio-em.h>
39 spinlock_t sense_lock
;
40 struct platform_device
*pdev
;
41 struct gpio_chip gpio_chip
;
42 struct irq_chip irq_chip
;
43 struct irq_domain
*irq_domain
;
64 #define GIO_RAWBL 0x50
65 #define GIO_RAWBH 0x54
69 #define GIO_IDT(n) (GIO_IDT0 + ((n) * 4))
71 static inline unsigned long em_gio_read(struct em_gio_priv
*p
, int offs
)
74 return ioread32(p
->base0
+ offs
);
76 return ioread32(p
->base1
+ (offs
- GIO_IDT0
));
79 static inline void em_gio_write(struct em_gio_priv
*p
, int offs
,
83 iowrite32(value
, p
->base0
+ offs
);
85 iowrite32(value
, p
->base1
+ (offs
- GIO_IDT0
));
88 static void em_gio_irq_disable(struct irq_data
*d
)
90 struct em_gio_priv
*p
= irq_data_get_irq_chip_data(d
);
92 em_gio_write(p
, GIO_IDS
, BIT(irqd_to_hwirq(d
)));
95 static void em_gio_irq_enable(struct irq_data
*d
)
97 struct em_gio_priv
*p
= irq_data_get_irq_chip_data(d
);
99 em_gio_write(p
, GIO_IEN
, BIT(irqd_to_hwirq(d
)));
102 static unsigned int em_gio_irq_startup(struct irq_data
*d
)
104 struct em_gio_priv
*p
= irq_data_get_irq_chip_data(d
);
106 if (gpio_lock_as_irq(&p
->gpio_chip
, irqd_to_hwirq(d
)))
107 dev_err(p
->gpio_chip
.dev
,
108 "unable to lock HW IRQ %lu for IRQ\n",
110 em_gio_irq_enable(d
);
114 static void em_gio_irq_shutdown(struct irq_data
*d
)
116 struct em_gio_priv
*p
= irq_data_get_irq_chip_data(d
);
118 em_gio_irq_disable(d
);
119 gpio_unlock_as_irq(&p
->gpio_chip
, irqd_to_hwirq(d
));
123 #define GIO_ASYNC(x) (x + 8)
125 static unsigned char em_gio_sense_table
[IRQ_TYPE_SENSE_MASK
+ 1] = {
126 [IRQ_TYPE_EDGE_RISING
] = GIO_ASYNC(0x00),
127 [IRQ_TYPE_EDGE_FALLING
] = GIO_ASYNC(0x01),
128 [IRQ_TYPE_LEVEL_HIGH
] = GIO_ASYNC(0x02),
129 [IRQ_TYPE_LEVEL_LOW
] = GIO_ASYNC(0x03),
130 [IRQ_TYPE_EDGE_BOTH
] = GIO_ASYNC(0x04),
133 static int em_gio_irq_set_type(struct irq_data
*d
, unsigned int type
)
135 unsigned char value
= em_gio_sense_table
[type
& IRQ_TYPE_SENSE_MASK
];
136 struct em_gio_priv
*p
= irq_data_get_irq_chip_data(d
);
137 unsigned int reg
, offset
, shift
;
144 offset
= irqd_to_hwirq(d
);
146 pr_debug("gio: sense irq = %d, mode = %d\n", offset
, value
);
148 /* 8 x 4 bit fields in 4 IDT registers */
149 reg
= GIO_IDT(offset
>> 3);
150 shift
= (offset
& 0x07) << 4;
152 spin_lock_irqsave(&p
->sense_lock
, flags
);
154 /* disable the interrupt in IIA */
155 tmp
= em_gio_read(p
, GIO_IIA
);
157 em_gio_write(p
, GIO_IIA
, tmp
);
159 /* change the sense setting in IDT */
160 tmp
= em_gio_read(p
, reg
);
161 tmp
&= ~(0xf << shift
);
162 tmp
|= value
<< shift
;
163 em_gio_write(p
, reg
, tmp
);
165 /* clear pending interrupts */
166 em_gio_write(p
, GIO_IIR
, BIT(offset
));
168 /* enable the interrupt in IIA */
169 tmp
= em_gio_read(p
, GIO_IIA
);
171 em_gio_write(p
, GIO_IIA
, tmp
);
173 spin_unlock_irqrestore(&p
->sense_lock
, flags
);
178 static irqreturn_t
em_gio_irq_handler(int irq
, void *dev_id
)
180 struct em_gio_priv
*p
= dev_id
;
181 unsigned long pending
;
182 unsigned int offset
, irqs_handled
= 0;
184 while ((pending
= em_gio_read(p
, GIO_MST
))) {
185 offset
= __ffs(pending
);
186 em_gio_write(p
, GIO_IIR
, BIT(offset
));
187 generic_handle_irq(irq_find_mapping(p
->irq_domain
, offset
));
191 return irqs_handled
? IRQ_HANDLED
: IRQ_NONE
;
194 static inline struct em_gio_priv
*gpio_to_priv(struct gpio_chip
*chip
)
196 return container_of(chip
, struct em_gio_priv
, gpio_chip
);
199 static int em_gio_direction_input(struct gpio_chip
*chip
, unsigned offset
)
201 em_gio_write(gpio_to_priv(chip
), GIO_E0
, BIT(offset
));
205 static int em_gio_get(struct gpio_chip
*chip
, unsigned offset
)
207 return (int)(em_gio_read(gpio_to_priv(chip
), GIO_I
) & BIT(offset
));
210 static void __em_gio_set(struct gpio_chip
*chip
, unsigned int reg
,
211 unsigned shift
, int value
)
213 /* upper 16 bits contains mask and lower 16 actual value */
214 em_gio_write(gpio_to_priv(chip
), reg
,
215 (1 << (shift
+ 16)) | (value
<< shift
));
218 static void em_gio_set(struct gpio_chip
*chip
, unsigned offset
, int value
)
220 /* output is split into two registers */
222 __em_gio_set(chip
, GIO_OL
, offset
, value
);
224 __em_gio_set(chip
, GIO_OH
, offset
- 16, value
);
227 static int em_gio_direction_output(struct gpio_chip
*chip
, unsigned offset
,
230 /* write GPIO value to output before selecting output mode of pin */
231 em_gio_set(chip
, offset
, value
);
232 em_gio_write(gpio_to_priv(chip
), GIO_E1
, BIT(offset
));
236 static int em_gio_to_irq(struct gpio_chip
*chip
, unsigned offset
)
238 return irq_create_mapping(gpio_to_priv(chip
)->irq_domain
, offset
);
241 static int em_gio_request(struct gpio_chip
*chip
, unsigned offset
)
243 return pinctrl_request_gpio(chip
->base
+ offset
);
246 static void em_gio_free(struct gpio_chip
*chip
, unsigned offset
)
248 pinctrl_free_gpio(chip
->base
+ offset
);
250 /* Set the GPIO as an input to ensure that the next GPIO request won't
251 * drive the GPIO pin as an output.
253 em_gio_direction_input(chip
, offset
);
256 static int em_gio_irq_domain_map(struct irq_domain
*h
, unsigned int irq
,
257 irq_hw_number_t hwirq
)
259 struct em_gio_priv
*p
= h
->host_data
;
261 pr_debug("gio: map hw irq = %d, irq = %d\n", (int)hwirq
, irq
);
263 irq_set_chip_data(irq
, h
->host_data
);
264 irq_set_chip_and_handler(irq
, &p
->irq_chip
, handle_level_irq
);
265 set_irq_flags(irq
, IRQF_VALID
); /* kill me now */
269 static struct irq_domain_ops em_gio_irq_domain_ops
= {
270 .map
= em_gio_irq_domain_map
,
271 .xlate
= irq_domain_xlate_twocell
,
274 static int em_gio_probe(struct platform_device
*pdev
)
276 struct gpio_em_config pdata_dt
;
277 struct gpio_em_config
*pdata
= dev_get_platdata(&pdev
->dev
);
278 struct em_gio_priv
*p
;
279 struct resource
*io
[2], *irq
[2];
280 struct gpio_chip
*gpio_chip
;
281 struct irq_chip
*irq_chip
;
282 const char *name
= dev_name(&pdev
->dev
);
285 p
= devm_kzalloc(&pdev
->dev
, sizeof(*p
), GFP_KERNEL
);
287 dev_err(&pdev
->dev
, "failed to allocate driver data\n");
293 platform_set_drvdata(pdev
, p
);
294 spin_lock_init(&p
->sense_lock
);
296 io
[0] = platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
297 io
[1] = platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
298 irq
[0] = platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
299 irq
[1] = platform_get_resource(pdev
, IORESOURCE_IRQ
, 1);
301 if (!io
[0] || !io
[1] || !irq
[0] || !irq
[1]) {
302 dev_err(&pdev
->dev
, "missing IRQ or IOMEM\n");
307 p
->base0
= devm_ioremap_nocache(&pdev
->dev
, io
[0]->start
,
308 resource_size(io
[0]));
310 dev_err(&pdev
->dev
, "failed to remap low I/O memory\n");
315 p
->base1
= devm_ioremap_nocache(&pdev
->dev
, io
[1]->start
,
316 resource_size(io
[1]));
318 dev_err(&pdev
->dev
, "failed to remap high I/O memory\n");
324 memset(&pdata_dt
, 0, sizeof(pdata_dt
));
327 if (of_property_read_u32(pdev
->dev
.of_node
, "ngpios",
328 &pdata
->number_of_pins
)) {
329 dev_err(&pdev
->dev
, "Missing ngpios OF property\n");
334 ret
= of_alias_get_id(pdev
->dev
.of_node
, "gpio");
336 dev_err(&pdev
->dev
, "Couldn't get OF id\n");
339 pdata
->gpio_base
= ret
* 32; /* 32 GPIOs per instance */
342 gpio_chip
= &p
->gpio_chip
;
343 gpio_chip
->of_node
= pdev
->dev
.of_node
;
344 gpio_chip
->direction_input
= em_gio_direction_input
;
345 gpio_chip
->get
= em_gio_get
;
346 gpio_chip
->direction_output
= em_gio_direction_output
;
347 gpio_chip
->set
= em_gio_set
;
348 gpio_chip
->to_irq
= em_gio_to_irq
;
349 gpio_chip
->request
= em_gio_request
;
350 gpio_chip
->free
= em_gio_free
;
351 gpio_chip
->label
= name
;
352 gpio_chip
->dev
= &pdev
->dev
;
353 gpio_chip
->owner
= THIS_MODULE
;
354 gpio_chip
->base
= pdata
->gpio_base
;
355 gpio_chip
->ngpio
= pdata
->number_of_pins
;
357 irq_chip
= &p
->irq_chip
;
358 irq_chip
->name
= name
;
359 irq_chip
->irq_mask
= em_gio_irq_disable
;
360 irq_chip
->irq_unmask
= em_gio_irq_enable
;
361 irq_chip
->irq_set_type
= em_gio_irq_set_type
;
362 irq_chip
->irq_startup
= em_gio_irq_startup
;
363 irq_chip
->irq_shutdown
= em_gio_irq_shutdown
;
364 irq_chip
->flags
= IRQCHIP_SKIP_SET_WAKE
| IRQCHIP_MASK_ON_SUSPEND
;
366 p
->irq_domain
= irq_domain_add_simple(pdev
->dev
.of_node
,
367 pdata
->number_of_pins
,
369 &em_gio_irq_domain_ops
, p
);
370 if (!p
->irq_domain
) {
372 dev_err(&pdev
->dev
, "cannot initialize irq domain\n");
376 if (devm_request_irq(&pdev
->dev
, irq
[0]->start
,
377 em_gio_irq_handler
, 0, name
, p
)) {
378 dev_err(&pdev
->dev
, "failed to request low IRQ\n");
383 if (devm_request_irq(&pdev
->dev
, irq
[1]->start
,
384 em_gio_irq_handler
, 0, name
, p
)) {
385 dev_err(&pdev
->dev
, "failed to request high IRQ\n");
390 ret
= gpiochip_add(gpio_chip
);
392 dev_err(&pdev
->dev
, "failed to add GPIO controller\n");
396 if (pdata
->pctl_name
) {
397 ret
= gpiochip_add_pin_range(gpio_chip
, pdata
->pctl_name
, 0,
398 gpio_chip
->base
, gpio_chip
->ngpio
);
400 dev_warn(&pdev
->dev
, "failed to add pin range\n");
405 irq_domain_remove(p
->irq_domain
);
410 static int em_gio_remove(struct platform_device
*pdev
)
412 struct em_gio_priv
*p
= platform_get_drvdata(pdev
);
415 ret
= gpiochip_remove(&p
->gpio_chip
);
419 irq_domain_remove(p
->irq_domain
);
423 static const struct of_device_id em_gio_dt_ids
[] = {
424 { .compatible
= "renesas,em-gio", },
427 MODULE_DEVICE_TABLE(of
, em_gio_dt_ids
);
429 static struct platform_driver em_gio_device_driver
= {
430 .probe
= em_gio_probe
,
431 .remove
= em_gio_remove
,
434 .of_match_table
= em_gio_dt_ids
,
435 .owner
= THIS_MODULE
,
439 static int __init
em_gio_init(void)
441 return platform_driver_register(&em_gio_device_driver
);
443 postcore_initcall(em_gio_init
);
445 static void __exit
em_gio_exit(void)
447 platform_driver_unregister(&em_gio_device_driver
);
449 module_exit(em_gio_exit
);
451 MODULE_AUTHOR("Magnus Damm");
452 MODULE_DESCRIPTION("Renesas Emma Mobile GIO Driver");
453 MODULE_LICENSE("GPL v2");