2 * Renesas R-Car GPIO Support
4 * Copyright (C) 2013 Magnus Damm
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
16 #include <linux/err.h>
17 #include <linux/gpio.h>
18 #include <linux/init.h>
19 #include <linux/interrupt.h>
21 #include <linux/ioport.h>
22 #include <linux/irq.h>
23 #include <linux/irqdomain.h>
24 #include <linux/module.h>
26 #include <linux/pinctrl/consumer.h>
27 #include <linux/platform_data/gpio-rcar.h>
28 #include <linux/platform_device.h>
29 #include <linux/spinlock.h>
30 #include <linux/slab.h>
32 struct gpio_rcar_priv
{
35 struct gpio_rcar_config config
;
36 struct platform_device
*pdev
;
37 struct gpio_chip gpio_chip
;
38 struct irq_chip irq_chip
;
39 struct irq_domain
*irq_domain
;
55 #define RCAR_MAX_GPIO_PER_BANK 32
57 static inline u32
gpio_rcar_read(struct gpio_rcar_priv
*p
, int offs
)
59 return ioread32(p
->base
+ offs
);
62 static inline void gpio_rcar_write(struct gpio_rcar_priv
*p
, int offs
,
65 iowrite32(value
, p
->base
+ offs
);
68 static void gpio_rcar_modify_bit(struct gpio_rcar_priv
*p
, int offs
,
71 u32 tmp
= gpio_rcar_read(p
, offs
);
78 gpio_rcar_write(p
, offs
, tmp
);
81 static void gpio_rcar_irq_disable(struct irq_data
*d
)
83 struct gpio_rcar_priv
*p
= irq_data_get_irq_chip_data(d
);
85 gpio_rcar_write(p
, INTMSK
, ~BIT(irqd_to_hwirq(d
)));
88 static void gpio_rcar_irq_enable(struct irq_data
*d
)
90 struct gpio_rcar_priv
*p
= irq_data_get_irq_chip_data(d
);
92 gpio_rcar_write(p
, MSKCLR
, BIT(irqd_to_hwirq(d
)));
95 static void gpio_rcar_config_interrupt_input_mode(struct gpio_rcar_priv
*p
,
97 bool active_high_rising_edge
,
103 /* follow steps in the GPIO documentation for
104 * "Setting Edge-Sensitive Interrupt Input Mode" and
105 * "Setting Level-Sensitive Interrupt Input Mode"
108 spin_lock_irqsave(&p
->lock
, flags
);
110 /* Configure postive or negative logic in POSNEG */
111 gpio_rcar_modify_bit(p
, POSNEG
, hwirq
, !active_high_rising_edge
);
113 /* Configure edge or level trigger in EDGLEVEL */
114 gpio_rcar_modify_bit(p
, EDGLEVEL
, hwirq
, !level_trigger
);
116 /* Select one edge or both edges in BOTHEDGE */
117 if (p
->config
.has_both_edge_trigger
)
118 gpio_rcar_modify_bit(p
, BOTHEDGE
, hwirq
, both
);
120 /* Select "Interrupt Input Mode" in IOINTSEL */
121 gpio_rcar_modify_bit(p
, IOINTSEL
, hwirq
, true);
123 /* Write INTCLR in case of edge trigger */
125 gpio_rcar_write(p
, INTCLR
, BIT(hwirq
));
127 spin_unlock_irqrestore(&p
->lock
, flags
);
130 static int gpio_rcar_irq_set_type(struct irq_data
*d
, unsigned int type
)
132 struct gpio_rcar_priv
*p
= irq_data_get_irq_chip_data(d
);
133 unsigned int hwirq
= irqd_to_hwirq(d
);
135 dev_dbg(&p
->pdev
->dev
, "sense irq = %d, type = %d\n", hwirq
, type
);
137 switch (type
& IRQ_TYPE_SENSE_MASK
) {
138 case IRQ_TYPE_LEVEL_HIGH
:
139 gpio_rcar_config_interrupt_input_mode(p
, hwirq
, true, true,
142 case IRQ_TYPE_LEVEL_LOW
:
143 gpio_rcar_config_interrupt_input_mode(p
, hwirq
, false, true,
146 case IRQ_TYPE_EDGE_RISING
:
147 gpio_rcar_config_interrupt_input_mode(p
, hwirq
, true, false,
150 case IRQ_TYPE_EDGE_FALLING
:
151 gpio_rcar_config_interrupt_input_mode(p
, hwirq
, false, false,
154 case IRQ_TYPE_EDGE_BOTH
:
155 if (!p
->config
.has_both_edge_trigger
)
157 gpio_rcar_config_interrupt_input_mode(p
, hwirq
, true, false,
166 static irqreturn_t
gpio_rcar_irq_handler(int irq
, void *dev_id
)
168 struct gpio_rcar_priv
*p
= dev_id
;
170 unsigned int offset
, irqs_handled
= 0;
172 while ((pending
= gpio_rcar_read(p
, INTDT
) &
173 gpio_rcar_read(p
, INTMSK
))) {
174 offset
= __ffs(pending
);
175 gpio_rcar_write(p
, INTCLR
, BIT(offset
));
176 generic_handle_irq(irq_find_mapping(p
->irq_domain
, offset
));
180 return irqs_handled
? IRQ_HANDLED
: IRQ_NONE
;
183 static inline struct gpio_rcar_priv
*gpio_to_priv(struct gpio_chip
*chip
)
185 return container_of(chip
, struct gpio_rcar_priv
, gpio_chip
);
188 static void gpio_rcar_config_general_input_output_mode(struct gpio_chip
*chip
,
192 struct gpio_rcar_priv
*p
= gpio_to_priv(chip
);
195 /* follow steps in the GPIO documentation for
196 * "Setting General Output Mode" and
197 * "Setting General Input Mode"
200 spin_lock_irqsave(&p
->lock
, flags
);
202 /* Configure postive logic in POSNEG */
203 gpio_rcar_modify_bit(p
, POSNEG
, gpio
, false);
205 /* Select "General Input/Output Mode" in IOINTSEL */
206 gpio_rcar_modify_bit(p
, IOINTSEL
, gpio
, false);
208 /* Select Input Mode or Output Mode in INOUTSEL */
209 gpio_rcar_modify_bit(p
, INOUTSEL
, gpio
, output
);
211 spin_unlock_irqrestore(&p
->lock
, flags
);
214 static int gpio_rcar_request(struct gpio_chip
*chip
, unsigned offset
)
216 return pinctrl_request_gpio(chip
->base
+ offset
);
219 static void gpio_rcar_free(struct gpio_chip
*chip
, unsigned offset
)
221 pinctrl_free_gpio(chip
->base
+ offset
);
223 /* Set the GPIO as an input to ensure that the next GPIO request won't
224 * drive the GPIO pin as an output.
226 gpio_rcar_config_general_input_output_mode(chip
, offset
, false);
229 static int gpio_rcar_direction_input(struct gpio_chip
*chip
, unsigned offset
)
231 gpio_rcar_config_general_input_output_mode(chip
, offset
, false);
235 static int gpio_rcar_get(struct gpio_chip
*chip
, unsigned offset
)
237 u32 bit
= BIT(offset
);
239 /* testing on r8a7790 shows that INDT does not show correct pin state
240 * when configured as output, so use OUTDT in case of output pins */
241 if (gpio_rcar_read(gpio_to_priv(chip
), INOUTSEL
) & bit
)
242 return (int)(gpio_rcar_read(gpio_to_priv(chip
), OUTDT
) & bit
);
244 return (int)(gpio_rcar_read(gpio_to_priv(chip
), INDT
) & bit
);
247 static void gpio_rcar_set(struct gpio_chip
*chip
, unsigned offset
, int value
)
249 struct gpio_rcar_priv
*p
= gpio_to_priv(chip
);
252 spin_lock_irqsave(&p
->lock
, flags
);
253 gpio_rcar_modify_bit(p
, OUTDT
, offset
, value
);
254 spin_unlock_irqrestore(&p
->lock
, flags
);
257 static int gpio_rcar_direction_output(struct gpio_chip
*chip
, unsigned offset
,
260 /* write GPIO value to output before selecting output mode of pin */
261 gpio_rcar_set(chip
, offset
, value
);
262 gpio_rcar_config_general_input_output_mode(chip
, offset
, true);
266 static int gpio_rcar_to_irq(struct gpio_chip
*chip
, unsigned offset
)
268 return irq_create_mapping(gpio_to_priv(chip
)->irq_domain
, offset
);
271 static int gpio_rcar_irq_domain_map(struct irq_domain
*h
, unsigned int irq
,
272 irq_hw_number_t hwirq
)
274 struct gpio_rcar_priv
*p
= h
->host_data
;
276 dev_dbg(&p
->pdev
->dev
, "map hw irq = %d, irq = %d\n", (int)hwirq
, irq
);
278 irq_set_chip_data(irq
, h
->host_data
);
279 irq_set_chip_and_handler(irq
, &p
->irq_chip
, handle_level_irq
);
280 set_irq_flags(irq
, IRQF_VALID
); /* kill me now */
284 static struct irq_domain_ops gpio_rcar_irq_domain_ops
= {
285 .map
= gpio_rcar_irq_domain_map
,
288 struct gpio_rcar_info
{
289 bool has_both_edge_trigger
;
292 static const struct of_device_id gpio_rcar_of_table
[] = {
294 .compatible
= "renesas,gpio-r8a7790",
295 .data
= (void *)&(const struct gpio_rcar_info
) {
296 .has_both_edge_trigger
= true,
299 .compatible
= "renesas,gpio-r8a7791",
300 .data
= (void *)&(const struct gpio_rcar_info
) {
301 .has_both_edge_trigger
= true,
304 .compatible
= "renesas,gpio-rcar",
305 .data
= (void *)&(const struct gpio_rcar_info
) {
306 .has_both_edge_trigger
= false,
313 MODULE_DEVICE_TABLE(of
, gpio_rcar_of_table
);
315 static int gpio_rcar_parse_pdata(struct gpio_rcar_priv
*p
)
317 struct gpio_rcar_config
*pdata
= dev_get_platdata(&p
->pdev
->dev
);
318 struct device_node
*np
= p
->pdev
->dev
.of_node
;
319 struct of_phandle_args args
;
324 } else if (IS_ENABLED(CONFIG_OF
) && np
) {
325 const struct of_device_id
*match
;
326 const struct gpio_rcar_info
*info
;
328 match
= of_match_node(gpio_rcar_of_table
, np
);
334 ret
= of_parse_phandle_with_fixed_args(np
, "gpio-ranges", 3, 0,
336 p
->config
.number_of_pins
= ret
== 0 ? args
.args
[2]
337 : RCAR_MAX_GPIO_PER_BANK
;
338 p
->config
.gpio_base
= -1;
339 p
->config
.has_both_edge_trigger
= info
->has_both_edge_trigger
;
342 if (p
->config
.number_of_pins
== 0 ||
343 p
->config
.number_of_pins
> RCAR_MAX_GPIO_PER_BANK
) {
344 dev_warn(&p
->pdev
->dev
,
345 "Invalid number of gpio lines %u, using %u\n",
346 p
->config
.number_of_pins
, RCAR_MAX_GPIO_PER_BANK
);
347 p
->config
.number_of_pins
= RCAR_MAX_GPIO_PER_BANK
;
353 static int gpio_rcar_probe(struct platform_device
*pdev
)
355 struct gpio_rcar_priv
*p
;
356 struct resource
*io
, *irq
;
357 struct gpio_chip
*gpio_chip
;
358 struct irq_chip
*irq_chip
;
359 const char *name
= dev_name(&pdev
->dev
);
362 p
= devm_kzalloc(&pdev
->dev
, sizeof(*p
), GFP_KERNEL
);
364 dev_err(&pdev
->dev
, "failed to allocate driver data\n");
370 spin_lock_init(&p
->lock
);
372 /* Get device configuration from DT node or platform data. */
373 ret
= gpio_rcar_parse_pdata(p
);
377 platform_set_drvdata(pdev
, p
);
379 io
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
380 irq
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
383 dev_err(&pdev
->dev
, "missing IRQ or IOMEM\n");
388 p
->base
= devm_ioremap_nocache(&pdev
->dev
, io
->start
,
391 dev_err(&pdev
->dev
, "failed to remap I/O memory\n");
396 gpio_chip
= &p
->gpio_chip
;
397 gpio_chip
->request
= gpio_rcar_request
;
398 gpio_chip
->free
= gpio_rcar_free
;
399 gpio_chip
->direction_input
= gpio_rcar_direction_input
;
400 gpio_chip
->get
= gpio_rcar_get
;
401 gpio_chip
->direction_output
= gpio_rcar_direction_output
;
402 gpio_chip
->set
= gpio_rcar_set
;
403 gpio_chip
->to_irq
= gpio_rcar_to_irq
;
404 gpio_chip
->label
= name
;
405 gpio_chip
->dev
= &pdev
->dev
;
406 gpio_chip
->owner
= THIS_MODULE
;
407 gpio_chip
->base
= p
->config
.gpio_base
;
408 gpio_chip
->ngpio
= p
->config
.number_of_pins
;
410 irq_chip
= &p
->irq_chip
;
411 irq_chip
->name
= name
;
412 irq_chip
->irq_mask
= gpio_rcar_irq_disable
;
413 irq_chip
->irq_unmask
= gpio_rcar_irq_enable
;
414 irq_chip
->irq_set_type
= gpio_rcar_irq_set_type
;
415 irq_chip
->flags
= IRQCHIP_SKIP_SET_WAKE
| IRQCHIP_SET_TYPE_MASKED
416 | IRQCHIP_MASK_ON_SUSPEND
;
418 p
->irq_domain
= irq_domain_add_simple(pdev
->dev
.of_node
,
419 p
->config
.number_of_pins
,
421 &gpio_rcar_irq_domain_ops
, p
);
422 if (!p
->irq_domain
) {
424 dev_err(&pdev
->dev
, "cannot initialize irq domain\n");
428 if (devm_request_irq(&pdev
->dev
, irq
->start
,
429 gpio_rcar_irq_handler
, IRQF_SHARED
, name
, p
)) {
430 dev_err(&pdev
->dev
, "failed to request IRQ\n");
435 ret
= gpiochip_add(gpio_chip
);
437 dev_err(&pdev
->dev
, "failed to add GPIO controller\n");
441 dev_info(&pdev
->dev
, "driving %d GPIOs\n", p
->config
.number_of_pins
);
443 /* warn in case of mismatch if irq base is specified */
444 if (p
->config
.irq_base
) {
445 ret
= irq_find_mapping(p
->irq_domain
, 0);
446 if (p
->config
.irq_base
!= ret
)
447 dev_warn(&pdev
->dev
, "irq base mismatch (%u/%u)\n",
448 p
->config
.irq_base
, ret
);
451 if (p
->config
.pctl_name
) {
452 ret
= gpiochip_add_pin_range(gpio_chip
, p
->config
.pctl_name
, 0,
453 gpio_chip
->base
, gpio_chip
->ngpio
);
455 dev_warn(&pdev
->dev
, "failed to add pin range\n");
461 irq_domain_remove(p
->irq_domain
);
466 static int gpio_rcar_remove(struct platform_device
*pdev
)
468 struct gpio_rcar_priv
*p
= platform_get_drvdata(pdev
);
471 ret
= gpiochip_remove(&p
->gpio_chip
);
475 irq_domain_remove(p
->irq_domain
);
479 static struct platform_driver gpio_rcar_device_driver
= {
480 .probe
= gpio_rcar_probe
,
481 .remove
= gpio_rcar_remove
,
484 .of_match_table
= of_match_ptr(gpio_rcar_of_table
),
488 module_platform_driver(gpio_rcar_device_driver
);
490 MODULE_AUTHOR("Magnus Damm");
491 MODULE_DESCRIPTION("Renesas R-Car GPIO Driver");
492 MODULE_LICENSE("GPL v2");