1 #ifndef PINCTRL_PINCTRL_ABx500_H
2 #define PINCTRL_PINCTRL_ABx500_H
4 /* Package definitions */
5 #define PINCTRL_AB8500 0
6 #define PINCTRL_AB8540 1
7 #define PINCTRL_AB9540 2
8 #define PINCTRL_AB8505 3
10 /* pins alternate function */
11 enum abx500_pin_func
{
18 enum abx500_gpio_pull_updown
{
19 ABX500_GPIO_PULL_DOWN
= 0x0,
20 ABX500_GPIO_PULL_NONE
= 0x1,
21 ABX500_GPIO_PULL_UP
= 0x3,
24 enum abx500_gpio_vinsel
{
25 ABX500_GPIO_VINSEL_VBAT
= 0x0,
26 ABX500_GPIO_VINSEL_VIN_1V8
= 0x1,
27 ABX500_GPIO_VINSEL_VDD_BIF
= 0x2,
31 * struct abx500_function - ABx500 pinctrl mux function
32 * @name: The name of the function, exported to pinctrl core.
33 * @groups: An array of pin groups that may select this function.
34 * @ngroups: The number of entries in @groups.
36 struct abx500_function
{
38 const char * const *groups
;
43 * struct abx500_pingroup - describes a ABx500 pin group
44 * @name: the name of this specific pin group
45 * @pins: an array of discrete physical pins used in this group, taken
46 * from the driver-local pin enumeration space
47 * @num_pins: the number of pins in this group array, i.e. the number of
48 * elements in .pins so we can iterate over that array
49 * @altsetting: the altsetting to apply to all pins in this group to
50 * configure them to be used by a function
52 struct abx500_pingroup
{
54 const unsigned int *pins
;
59 #define ALTERNATE_FUNCTIONS(pin, sel_bit, alt1, alt2, alta, altb, altc) \
62 .gpiosel_bit = sel_bit, \
72 * struct alternate_functions
73 * @pin_number: The pin number
74 * @gpiosel_bit: Control bit in GPIOSEL register,
75 * @alt_bit1: First AlternateFunction bit used to select the
77 * @alt_bit2: Second AlternateFunction bit used to select the
80 * these 3 following fields are necessary due to none
81 * coherency on how to select the altA, altB and altC
82 * function between the ABx500 SOC family when using
83 * alternatfunc register.
84 * @alta_val: value to write in alternatfunc to select altA function
85 * @altb_val: value to write in alternatfunc to select altB function
86 * @altc_val: value to write in alternatfunc to select altC function
88 struct alternate_functions
{
99 * struct pullud - specific pull up/down feature
100 * @first_pin: The pin number of the first pins which support
101 * specific pull up/down
102 * @last_pin: The pin number of the last pins
109 #define GPIO_IRQ_CLUSTER(a, b, c) \
117 * struct abx500_gpio_irq_cluster - indicates GPIOs which are interrupt
119 * @start: The pin number of the first pin interrupt capable
120 * @end: The pin number of the last pin interrupt capable
121 * @to_irq: The ABx500 GPIO's associated IRQs are clustered
122 * together throughout the interrupt numbers at irregular
123 * intervals. To solve this quandary, we will place the
124 * read-in values into the cluster information table
127 struct abx500_gpio_irq_cluster
{
134 * struct abx500_pinrange - map pin numbers to GPIO offsets
135 * @offset: offset into the GPIO local numberspace, incidentally
136 * identical to the offset into the local pin numberspace
137 * @npins: number of pins to map from both offsets
138 * @altfunc: altfunc setting to be used to enable GPIO on a pin in
139 * this range (may vary)
141 struct abx500_pinrange
{
147 #define ABX500_PINRANGE(a, b, c) { .offset = a, .npins = b, .altfunc = c }
150 * struct abx500_pinctrl_soc_data - ABx500 pin controller per-SoC configuration
151 * @gpio_ranges: An array of GPIO ranges for this SoC
152 * @gpio_num_ranges: The number of GPIO ranges for this SoC
153 * @pins: An array describing all pins the pin controller affects.
154 * All pins which are also GPIOs must be listed first within the
155 * array, and be numbered identically to the GPIO controller's
157 * @npins: The number of entries in @pins.
158 * @functions: The functions supported on this SoC.
159 * @nfunction: The number of entries in @functions.
160 * @groups: An array describing all pin groups the pin SoC supports.
161 * @ngroups: The number of entries in @groups.
162 * @alternate_functions: array describing pins which supports alternate and
164 * @pullud: array describing pins which supports pull up/down
165 * specific registers.
166 * @gpio_irq_cluster: An array of GPIO interrupt capable for this SoC
167 * @ngpio_irq_cluster: The number of GPIO inetrrupt capable for this SoC
168 * @irq_gpio_rising_offset: Interrupt offset used as base to compute specific
169 * setting strategy of the rising interrupt line
170 * @irq_gpio_falling_offset: Interrupt offset used as base to compute specific
171 * setting strategy of the falling interrupt line
172 * @irq_gpio_factor: Factor used to compute specific setting strategy of
176 struct abx500_pinctrl_soc_data
{
177 const struct abx500_pinrange
*gpio_ranges
;
178 unsigned gpio_num_ranges
;
179 const struct pinctrl_pin_desc
*pins
;
181 const struct abx500_function
*functions
;
183 const struct abx500_pingroup
*groups
;
185 struct alternate_functions
*alternate_functions
;
186 struct pullud
*pullud
;
187 struct abx500_gpio_irq_cluster
*gpio_irq_cluster
;
188 unsigned ngpio_irq_cluster
;
189 int irq_gpio_rising_offset
;
190 int irq_gpio_falling_offset
;
194 #ifdef CONFIG_PINCTRL_AB8500
196 void abx500_pinctrl_ab8500_init(struct abx500_pinctrl_soc_data
**soc
);
201 abx500_pinctrl_ab8500_init(struct abx500_pinctrl_soc_data
**soc
)
207 #ifdef CONFIG_PINCTRL_AB8540
209 void abx500_pinctrl_ab8540_init(struct abx500_pinctrl_soc_data
**soc
);
214 abx500_pinctrl_ab8540_init(struct abx500_pinctrl_soc_data
**soc
)
220 #ifdef CONFIG_PINCTRL_AB9540
222 void abx500_pinctrl_ab9540_init(struct abx500_pinctrl_soc_data
**soc
);
227 abx500_pinctrl_ab9540_init(struct abx500_pinctrl_soc_data
**soc
)
233 #ifdef CONFIG_PINCTRL_AB8505
235 void abx500_pinctrl_ab8505_init(struct abx500_pinctrl_soc_data
**soc
);
240 abx500_pinctrl_ab8505_init(struct abx500_pinctrl_soc_data
**soc
)
246 #endif /* PINCTRL_PINCTRL_ABx500_H */