5 * This file contains the definitions for the emulated IO instructions
6 * inb/inw/inl/outb/outw/outl and the "string versions" of the same
7 * (insb/insw/insl/outsb/outsw/outsl). You can also use "pausing"
8 * versions of the single-IO instructions (inb_p/inw_p/..).
10 * This file is not meant to be obfuscating: it's just complicated to
11 * (a) handle it all in a way that makes gcc able to optimize it as
12 * well as possible and (b) trying to avoid writing the same thing
13 * over and over again with slight variations and possibly making a
16 * Copyright (C) 1998-2003 Hewlett-Packard Co
17 * David Mosberger-Tang <davidm@hpl.hp.com>
18 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
19 * Copyright (C) 1999 Don Dugger <don.dugger@intel.com>
22 #include <asm/unaligned.h>
24 /* We don't use IO slowdowns on the ia64, but.. */
25 #define __SLOW_DOWN_IO do { } while (0)
26 #define SLOW_DOWN_IO do { } while (0)
28 #define __IA64_UNCACHED_OFFSET RGN_BASE(RGN_UNCACHED)
31 * The legacy I/O space defined by the ia64 architecture supports only 65536 ports, but
32 * large machines may have multiple other I/O spaces so we can't place any a priori limit
33 * on IO_SPACE_LIMIT. These additional spaces are described in ACPI.
35 #define IO_SPACE_LIMIT 0xffffffffffffffffUL
37 #define MAX_IO_SPACES_BITS 8
38 #define MAX_IO_SPACES (1UL << MAX_IO_SPACES_BITS)
39 #define IO_SPACE_BITS 24
40 #define IO_SPACE_SIZE (1UL << IO_SPACE_BITS)
42 #define IO_SPACE_NR(port) ((port) >> IO_SPACE_BITS)
43 #define IO_SPACE_BASE(space) ((space) << IO_SPACE_BITS)
44 #define IO_SPACE_PORT(port) ((port) & (IO_SPACE_SIZE - 1))
46 #define IO_SPACE_SPARSE_ENCODING(p) ((((p) >> 2) << 12) | ((p) & 0xfff))
49 unsigned long mmio_base
; /* base in MMIO space */
53 extern struct io_space io_space
[];
54 extern unsigned int num_io_spaces
;
59 * All MMIO iomem cookies are in region 6; anything less is a PIO cookie:
60 * 0xCxxxxxxxxxxxxxxx MMIO cookie (return from ioremap)
61 * 0x000000001SPPPPPP PIO cookie (S=space number, P..P=port)
63 * ioread/writeX() uses the leading 1 in PIO cookies (PIO_OFFSET) to catch
64 * code that uses bare port numbers without the prerequisite pci_iomap().
66 #define PIO_OFFSET (1UL << (MAX_IO_SPACES_BITS + IO_SPACE_BITS))
67 #define PIO_MASK (PIO_OFFSET - 1)
68 #define PIO_RESERVED __IA64_UNCACHED_OFFSET
69 #define HAVE_ARCH_PIO_SIZE
71 #include <asm/intrinsics.h>
72 #include <asm/machvec.h>
74 #include <asm/system.h>
75 #include <asm-generic/iomap.h>
78 * Change virtual addresses to physical addresses and vv.
80 static inline unsigned long
81 virt_to_phys (volatile void *address
)
83 return (unsigned long) address
- PAGE_OFFSET
;
87 phys_to_virt (unsigned long address
)
89 return (void *) (address
+ PAGE_OFFSET
);
92 #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
93 extern u64
kern_mem_attribute (unsigned long phys_addr
, unsigned long size
);
94 extern int valid_phys_addr_range (unsigned long addr
, size_t count
); /* efi.c */
95 extern int valid_mmap_phys_addr_range (unsigned long pfn
, size_t count
);
98 * The following two macros are deprecated and scheduled for removal.
99 * Please use the PCI-DMA interface defined in <asm/pci.h> instead.
101 #define bus_to_virt phys_to_virt
102 #define virt_to_bus virt_to_phys
103 #define page_to_bus page_to_phys
108 * Memory fence w/accept. This should never be used in code that is
109 * not IA-64 specific.
111 #define __ia64_mf_a() ia64_mfa()
114 * ___ia64_mmiowb - I/O write barrier
116 * Ensure ordering of I/O space writes. This will make sure that writes
117 * following the barrier will arrive after all previous writes. For most
118 * ia64 platforms, this is a simple 'mf.a' instruction.
120 * See Documentation/DocBook/deviceiobook.tmpl for more information.
122 static inline void ___ia64_mmiowb(void)
128 __ia64_mk_io_addr (unsigned long port
)
130 struct io_space
*space
;
131 unsigned long offset
;
133 space
= &io_space
[IO_SPACE_NR(port
)];
134 port
= IO_SPACE_PORT(port
);
136 offset
= IO_SPACE_SPARSE_ENCODING(port
);
140 return (void *) (space
->mmio_base
| offset
);
143 #define __ia64_inb ___ia64_inb
144 #define __ia64_inw ___ia64_inw
145 #define __ia64_inl ___ia64_inl
146 #define __ia64_outb ___ia64_outb
147 #define __ia64_outw ___ia64_outw
148 #define __ia64_outl ___ia64_outl
149 #define __ia64_readb ___ia64_readb
150 #define __ia64_readw ___ia64_readw
151 #define __ia64_readl ___ia64_readl
152 #define __ia64_readq ___ia64_readq
153 #define __ia64_readb_relaxed ___ia64_readb
154 #define __ia64_readw_relaxed ___ia64_readw
155 #define __ia64_readl_relaxed ___ia64_readl
156 #define __ia64_readq_relaxed ___ia64_readq
157 #define __ia64_writeb ___ia64_writeb
158 #define __ia64_writew ___ia64_writew
159 #define __ia64_writel ___ia64_writel
160 #define __ia64_writeq ___ia64_writeq
161 #define __ia64_mmiowb ___ia64_mmiowb
164 * For the in/out routines, we need to do "mf.a" _after_ doing the I/O access to ensure
165 * that the access has completed before executing other I/O accesses. Since we're doing
166 * the accesses through an uncachable (UC) translation, the CPU will execute them in
167 * program order. However, we still need to tell the compiler not to shuffle them around
168 * during optimization, which is why we use "volatile" pointers.
171 static inline unsigned int
172 ___ia64_inb (unsigned long port
)
174 volatile unsigned char *addr
= __ia64_mk_io_addr(port
);
182 static inline unsigned int
183 ___ia64_inw (unsigned long port
)
185 volatile unsigned short *addr
= __ia64_mk_io_addr(port
);
193 static inline unsigned int
194 ___ia64_inl (unsigned long port
)
196 volatile unsigned int *addr
= __ia64_mk_io_addr(port
);
205 ___ia64_outb (unsigned char val
, unsigned long port
)
207 volatile unsigned char *addr
= __ia64_mk_io_addr(port
);
214 ___ia64_outw (unsigned short val
, unsigned long port
)
216 volatile unsigned short *addr
= __ia64_mk_io_addr(port
);
223 ___ia64_outl (unsigned int val
, unsigned long port
)
225 volatile unsigned int *addr
= __ia64_mk_io_addr(port
);
232 __insb (unsigned long port
, void *dst
, unsigned long count
)
234 unsigned char *dp
= dst
;
237 *dp
++ = platform_inb(port
);
241 __insw (unsigned long port
, void *dst
, unsigned long count
)
243 unsigned short *dp
= dst
;
246 put_unaligned(platform_inw(port
), dp
++);
250 __insl (unsigned long port
, void *dst
, unsigned long count
)
252 unsigned int *dp
= dst
;
255 put_unaligned(platform_inl(port
), dp
++);
259 __outsb (unsigned long port
, const void *src
, unsigned long count
)
261 const unsigned char *sp
= src
;
264 platform_outb(*sp
++, port
);
268 __outsw (unsigned long port
, const void *src
, unsigned long count
)
270 const unsigned short *sp
= src
;
273 platform_outw(get_unaligned(sp
++), port
);
277 __outsl (unsigned long port
, const void *src
, unsigned long count
)
279 const unsigned int *sp
= src
;
282 platform_outl(get_unaligned(sp
++), port
);
286 * Unfortunately, some platforms are broken and do not follow the IA-64 architecture
287 * specification regarding legacy I/O support. Thus, we have to make these operations
288 * platform dependent...
290 #define __inb platform_inb
291 #define __inw platform_inw
292 #define __inl platform_inl
293 #define __outb platform_outb
294 #define __outw platform_outw
295 #define __outl platform_outl
296 #define __mmiowb platform_mmiowb
298 #define inb(p) __inb(p)
299 #define inw(p) __inw(p)
300 #define inl(p) __inl(p)
301 #define insb(p,d,c) __insb(p,d,c)
302 #define insw(p,d,c) __insw(p,d,c)
303 #define insl(p,d,c) __insl(p,d,c)
304 #define outb(v,p) __outb(v,p)
305 #define outw(v,p) __outw(v,p)
306 #define outl(v,p) __outl(v,p)
307 #define outsb(p,s,c) __outsb(p,s,c)
308 #define outsw(p,s,c) __outsw(p,s,c)
309 #define outsl(p,s,c) __outsl(p,s,c)
310 #define mmiowb() __mmiowb()
313 * The address passed to these functions are ioremap()ped already.
315 * We need these to be machine vectors since some platforms don't provide
316 * DMA coherence via PIO reads (PCI drivers and the spec imply that this is
317 * a good idea). Writes are ok though for all existing ia64 platforms (and
318 * hopefully it'll stay that way).
320 static inline unsigned char
321 ___ia64_readb (const volatile void __iomem
*addr
)
323 return *(volatile unsigned char __force
*)addr
;
326 static inline unsigned short
327 ___ia64_readw (const volatile void __iomem
*addr
)
329 return *(volatile unsigned short __force
*)addr
;
332 static inline unsigned int
333 ___ia64_readl (const volatile void __iomem
*addr
)
335 return *(volatile unsigned int __force
*) addr
;
338 static inline unsigned long
339 ___ia64_readq (const volatile void __iomem
*addr
)
341 return *(volatile unsigned long __force
*) addr
;
345 __writeb (unsigned char val
, volatile void __iomem
*addr
)
347 *(volatile unsigned char __force
*) addr
= val
;
351 __writew (unsigned short val
, volatile void __iomem
*addr
)
353 *(volatile unsigned short __force
*) addr
= val
;
357 __writel (unsigned int val
, volatile void __iomem
*addr
)
359 *(volatile unsigned int __force
*) addr
= val
;
363 __writeq (unsigned long val
, volatile void __iomem
*addr
)
365 *(volatile unsigned long __force
*) addr
= val
;
368 #define __readb platform_readb
369 #define __readw platform_readw
370 #define __readl platform_readl
371 #define __readq platform_readq
372 #define __readb_relaxed platform_readb_relaxed
373 #define __readw_relaxed platform_readw_relaxed
374 #define __readl_relaxed platform_readl_relaxed
375 #define __readq_relaxed platform_readq_relaxed
377 #define readb(a) __readb((a))
378 #define readw(a) __readw((a))
379 #define readl(a) __readl((a))
380 #define readq(a) __readq((a))
381 #define readb_relaxed(a) __readb_relaxed((a))
382 #define readw_relaxed(a) __readw_relaxed((a))
383 #define readl_relaxed(a) __readl_relaxed((a))
384 #define readq_relaxed(a) __readq_relaxed((a))
385 #define __raw_readb readb
386 #define __raw_readw readw
387 #define __raw_readl readl
388 #define __raw_readq readq
389 #define __raw_readb_relaxed readb_relaxed
390 #define __raw_readw_relaxed readw_relaxed
391 #define __raw_readl_relaxed readl_relaxed
392 #define __raw_readq_relaxed readq_relaxed
393 #define writeb(v,a) __writeb((v), (a))
394 #define writew(v,a) __writew((v), (a))
395 #define writel(v,a) __writel((v), (a))
396 #define writeq(v,a) __writeq((v), (a))
397 #define __raw_writeb writeb
398 #define __raw_writew writew
399 #define __raw_writel writel
400 #define __raw_writeq writeq
424 extern void __iomem
* ioremap(unsigned long offset
, unsigned long size
);
425 extern void __iomem
* ioremap_nocache (unsigned long offset
, unsigned long size
);
426 extern void iounmap (volatile void __iomem
*addr
);
427 extern void __iomem
* early_ioremap (unsigned long phys_addr
, unsigned long size
);
428 extern void early_iounmap (volatile void __iomem
*addr
, unsigned long size
);
429 static inline void __iomem
* ioremap_cache (unsigned long phys_addr
, unsigned long size
)
431 return ioremap(phys_addr
, size
);
436 * String version of IO memory access ops:
438 extern void memcpy_fromio(void *dst
, const volatile void __iomem
*src
, long n
);
439 extern void memcpy_toio(volatile void __iomem
*dst
, const void *src
, long n
);
440 extern void memset_io(volatile void __iomem
*s
, int c
, long n
);
442 # endif /* __KERNEL__ */
444 #endif /* _ASM_IA64_IO_H */