2 * linux/arch/arm/kernel/entry-armv.S
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
6 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 * Low-level vector interface routines
14 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
18 #include <asm/memory.h>
20 #include <asm/vfpmacros.h>
21 #include <mach/entry-macro.S>
22 #include <asm/thread_notify.h>
23 #include <asm/unwind.h>
24 #include <asm/unistd.h>
26 #include "entry-header.S"
29 * Interrupt handling. Preserves r7, r8, r9
32 get_irqnr_preamble r5, lr
33 1: get_irqnr_and_base r0, r6, r5, lr
36 @ routine called with r0 = irq number, r1 = struct pt_regs *
45 * this macro assumes that irqstat (r6) and base (r5) are
46 * preserved from get_irqnr_and_base above
48 test_for_ipi r0, r6, r5, lr
53 #ifdef CONFIG_LOCAL_TIMERS
54 test_for_ltirq r0, r6, r5, lr
64 .section .kprobes.text,"ax",%progbits
70 * Invalid mode handlers
72 .macro inv_entry, reason
73 sub sp, sp, #S_FRAME_SIZE
74 ARM( stmib sp, {r1 - lr} )
75 THUMB( stmia sp, {r0 - r12} )
76 THUMB( str sp, [sp, #S_SP] )
77 THUMB( str lr, [sp, #S_LR] )
82 inv_entry BAD_PREFETCH
84 ENDPROC(__pabt_invalid)
89 ENDPROC(__dabt_invalid)
94 ENDPROC(__irq_invalid)
97 inv_entry BAD_UNDEFINSTR
100 @ XXX fall through to common_invalid
104 @ common_invalid - generic code for failed exception (re-entrant version of handlers)
110 add r0, sp, #S_PC @ here for interlock avoidance
111 mov r7, #-1 @ "" "" "" ""
112 str r4, [sp] @ save preserved r0
113 stmia r0, {r5 - r7} @ lr_<exception>,
114 @ cpsr_<exception>, "old_r0"
118 ENDPROC(__und_invalid)
124 #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
125 #define SPFIX(code...) code
127 #define SPFIX(code...)
130 .macro svc_entry, stack_hole=0
132 UNWIND(.save {r0 - pc} )
133 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
134 #ifdef CONFIG_THUMB2_KERNEL
135 SPFIX( str r0, [sp] ) @ temporarily saved
137 SPFIX( tst r0, #4 ) @ test original stack alignment
138 SPFIX( ldr r0, [sp] ) @ restored
142 SPFIX( subeq sp, sp, #4 )
146 add r5, sp, #S_SP - 4 @ here for interlock avoidance
147 mov r4, #-1 @ "" "" "" ""
148 add r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
149 SPFIX( addeq r0, r0, #4 )
150 str r1, [sp, #-4]! @ save the "real" r0 copied
151 @ from the exception stack
156 @ We are now ready to fill in the remaining blanks on the stack:
160 @ r2 - lr_<exception>, already fixed up for correct return/restart
161 @ r3 - spsr_<exception>
162 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
166 asm_trace_hardirqs_off
174 @ get ready to re-enable interrupts if appropriate
178 biceq r9, r9, #PSR_I_BIT
181 @ Call the processor-specific abort handler:
183 @ r2 - aborted context pc
184 @ r3 - aborted context cpsr
186 @ The abort handler must return the aborted address in r0, and
187 @ the fault status register in r1. r9 must be preserved.
192 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
194 bl CPU_DABORT_HANDLER
198 @ set desired IRQ state, then call main handler
205 @ IRQs off again before pulling preserved data off the stack
210 @ restore SPSR and restart the instruction
213 svc_exit r2 @ return from exception
221 #ifdef CONFIG_PREEMPT
223 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
224 add r7, r8, #1 @ increment it
225 str r7, [tsk, #TI_PREEMPT]
229 #ifdef CONFIG_PREEMPT
230 str r8, [tsk, #TI_PREEMPT] @ restore preempt count
231 ldr r0, [tsk, #TI_FLAGS] @ get flags
232 teq r8, #0 @ if preempt count != 0
233 movne r0, #0 @ force flags to 0
234 tst r0, #_TIF_NEED_RESCHED
237 ldr r4, [sp, #S_PSR] @ irqs are already disabled
238 #ifdef CONFIG_TRACE_IRQFLAGS
240 bleq trace_hardirqs_on
242 svc_exit r4 @ return from exception
248 #ifdef CONFIG_PREEMPT
251 1: bl preempt_schedule_irq @ irq en/disable is done inside
252 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
253 tst r0, #_TIF_NEED_RESCHED
254 moveq pc, r8 @ go again
260 #ifdef CONFIG_KPROBES
261 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
262 @ it obviously needs free stack space which then will belong to
270 @ call emulation code, which returns using r9 if it has emulated
271 @ the instruction, or the more conventional lr if we are to treat
272 @ this as a real undefined instruction
276 #ifndef CONFIG_THUMB2_KERNEL
279 ldrh r0, [r2, #-2] @ Thumb instruction at LR - 2
281 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
282 ldrhhs r9, [r2] @ bottom 16 bits
283 orrhs r0, r9, r0, lsl #16
288 mov r0, sp @ struct pt_regs *regs
292 @ IRQs off again before pulling preserved data off the stack
297 @ restore SPSR and restart the instruction
299 ldr r2, [sp, #S_PSR] @ Get SVC cpsr
300 svc_exit r2 @ return from exception
309 @ re-enable interrupts if appropriate
313 biceq r9, r9, #PSR_I_BIT
315 mov r0, r2 @ pass address of aborted instruction.
319 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
321 bl CPU_PABORT_HANDLER
323 msr cpsr_c, r9 @ Maybe enable interrupts
325 bl do_PrefetchAbort @ call abort handler
328 @ IRQs off again before pulling preserved data off the stack
333 @ restore SPSR and restart the instruction
336 svc_exit r2 @ return from exception
353 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
356 #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
357 #error "sizeof(struct pt_regs) must be a multiple of 8"
362 UNWIND(.cantunwind ) @ don't unwind the user space
363 sub sp, sp, #S_FRAME_SIZE
364 ARM( stmib sp, {r1 - r12} )
365 THUMB( stmia sp, {r0 - r12} )
368 add r0, sp, #S_PC @ here for interlock avoidance
369 mov r4, #-1 @ "" "" "" ""
371 str r1, [sp] @ save the "real" r0 copied
372 @ from the exception stack
375 @ We are now ready to fill in the remaining blanks on the stack:
377 @ r2 - lr_<exception>, already fixed up for correct return/restart
378 @ r3 - spsr_<exception>
379 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
381 @ Also, separately save sp_usr and lr_usr
384 ARM( stmdb r0, {sp, lr}^ )
385 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
388 @ Enable the alignment trap while in kernel mode
393 @ Clear FP to mark the first stack frame
397 asm_trace_hardirqs_off
400 .macro kuser_cmpxchg_check
401 #if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
403 #warning "NPTL on non MMU needs fixing"
405 @ Make sure our user space atomic helper is restarted
406 @ if it was interrupted in a critical region. Here we
407 @ perform a quick test inline since it should be false
408 @ 99.9999% of the time. The rest is done out of line.
410 blhs kuser_cmpxchg_fixup
421 @ Call the processor-specific abort handler:
423 @ r2 - aborted context pc
424 @ r3 - aborted context cpsr
426 @ The abort handler must return the aborted address in r0, and
427 @ the fault status register in r1.
432 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
434 bl CPU_DABORT_HANDLER
438 @ IRQs on, then call the main handler
442 adr lr, BSYM(ret_from_exception)
453 #ifdef CONFIG_PREEMPT
454 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
455 add r7, r8, #1 @ increment it
456 str r7, [tsk, #TI_PREEMPT]
460 #ifdef CONFIG_PREEMPT
461 ldr r0, [tsk, #TI_PREEMPT]
462 str r8, [tsk, #TI_PREEMPT]
464 ARM( strne r0, [r0, -r0] )
465 THUMB( movne r0, #0 )
466 THUMB( strne r0, [r0] )
468 #ifdef CONFIG_TRACE_IRQFLAGS
484 @ fall through to the emulation code, which returns using r9 if
485 @ it has emulated the instruction, or the more conventional lr
486 @ if we are to treat this as a real undefined instruction
490 adr r9, BSYM(ret_from_exception)
491 adr lr, BSYM(__und_usr_unknown)
492 tst r3, #PSR_T_BIT @ Thumb mode?
493 itet eq @ explicit IT needed for the 1f label
494 subeq r4, r2, #4 @ ARM instr at LR - 4
495 subne r4, r2, #2 @ Thumb instr at LR - 2
497 #ifdef CONFIG_CPU_ENDIAN_BE8
498 reveq r0, r0 @ little endian instruction
502 #if __LINUX_ARM_ARCH__ >= 7
504 ARM( ldrht r5, [r4], #2 )
505 THUMB( ldrht r5, [r4] )
506 THUMB( add r4, r4, #2 )
507 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
508 cmp r0, #0xe800 @ 32bit instruction if xx != 0
509 blo __und_usr_unknown
511 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
512 orr r0, r0, r5, lsl #16
520 @ fallthrough to call_fpe
524 * The out of line fixup for the ldrt above.
526 .section .fixup, "ax"
529 .section __ex_table,"a"
531 #if __LINUX_ARM_ARCH__ >= 7
538 * Check whether the instruction is a co-processor instruction.
539 * If yes, we need to call the relevant co-processor handler.
541 * Note that we don't do a full check here for the co-processor
542 * instructions; all instructions with bit 27 set are well
543 * defined. The only instructions that should fault are the
544 * co-processor instructions. However, we have to watch out
545 * for the ARM6/ARM7 SWI bug.
547 * NEON is a special case that has to be handled here. Not all
548 * NEON instructions are co-processor instructions, so we have
549 * to make a special case of checking for them. Plus, there's
550 * five groups of them, so we have a table of mask/opcode pairs
551 * to check against, and if any match then we branch off into the
554 * Emulators may wish to make use of the following registers:
555 * r0 = instruction opcode.
557 * r9 = normal "successful" return address
558 * r10 = this threads thread_info structure.
559 * lr = unrecognised instruction return address
562 @ Fall-through from Thumb-2 __und_usr
565 adr r6, .LCneon_thumb_opcodes
570 adr r6, .LCneon_arm_opcodes
572 ldr r7, [r6], #4 @ mask value
573 cmp r7, #0 @ end mask?
576 ldr r7, [r6], #4 @ opcode bits matching in mask
577 cmp r8, r7 @ NEON instruction?
581 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
582 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
583 b do_vfp @ let VFP handler handle this
586 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
587 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
588 #if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
589 and r8, r0, #0x0f000000 @ mask out op-code bits
590 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
593 get_thread_info r10 @ get current thread
594 and r8, r0, #0x00000f00 @ mask out CP number
595 THUMB( lsr r8, r8, #8 )
597 add r6, r10, #TI_USED_CP
598 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
599 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
601 @ Test if we need to give access to iWMMXt coprocessors
602 ldr r5, [r10, #TI_FLAGS]
603 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
604 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
605 bcs iwmmxt_task_enable
607 ARM( add pc, pc, r8, lsr #6 )
608 THUMB( lsl r8, r8, #2 )
613 W(b) do_fpe @ CP#1 (FPE)
614 W(b) do_fpe @ CP#2 (FPE)
617 b crunch_task_enable @ CP#4 (MaverickCrunch)
618 b crunch_task_enable @ CP#5 (MaverickCrunch)
619 b crunch_task_enable @ CP#6 (MaverickCrunch)
629 W(b) do_vfp @ CP#10 (VFP)
630 W(b) do_vfp @ CP#11 (VFP)
632 movw_pc lr @ CP#10 (VFP)
633 movw_pc lr @ CP#11 (VFP)
637 movw_pc lr @ CP#14 (Debug)
638 movw_pc lr @ CP#15 (Control)
644 .word 0xfe000000 @ mask
645 .word 0xf2000000 @ opcode
647 .word 0xff100000 @ mask
648 .word 0xf4000000 @ opcode
650 .word 0x00000000 @ mask
651 .word 0x00000000 @ opcode
653 .LCneon_thumb_opcodes:
654 .word 0xef000000 @ mask
655 .word 0xef000000 @ opcode
657 .word 0xff100000 @ mask
658 .word 0xf9000000 @ opcode
660 .word 0x00000000 @ mask
661 .word 0x00000000 @ opcode
667 add r10, r10, #TI_FPSTATE @ r10 = workspace
668 ldr pc, [r4] @ Call FP module USR entry point
671 * The FP module is called with these registers set:
674 * r9 = normal "successful" return address
676 * lr = unrecognised FP instruction return address
691 adr lr, BSYM(ret_from_exception)
693 ENDPROC(__und_usr_unknown)
699 mov r0, r2 @ pass address of aborted instruction.
703 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
705 bl CPU_PABORT_HANDLER
707 enable_irq @ Enable interrupts
709 bl do_PrefetchAbort @ call abort handler
713 * This is the return code to user mode for abort handlers
715 ENTRY(ret_from_exception)
723 ENDPROC(ret_from_exception)
726 * Register switch for ARMv3 and ARMv4 processors
727 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
728 * previous and next are guaranteed not to be the same.
733 add ip, r1, #TI_CPU_SAVE
734 ldr r3, [r2, #TI_TP_VALUE]
735 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
736 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
737 THUMB( str sp, [ip], #4 )
738 THUMB( str lr, [ip], #4 )
740 ldr r6, [r2, #TI_CPU_DOMAIN]
742 #if defined(CONFIG_HAS_TLS_REG)
743 mcr p15, 0, r3, c13, c0, 3 @ set TLS register
744 #elif !defined(CONFIG_TLS_REG_EMUL)
746 str r3, [r4, #-15] @ TLS val at 0xffff0ff0
749 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
752 add r4, r2, #TI_CPU_SAVE
753 ldr r0, =thread_notify_head
754 mov r1, #THREAD_NOTIFY_SWITCH
755 bl atomic_notifier_call_chain
758 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
759 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
760 THUMB( ldr sp, [ip], #4 )
761 THUMB( ldr pc, [ip] )
770 * These are segment of kernel provided user code reachable from user space
771 * at a fixed address in kernel memory. This is used to provide user space
772 * with some operations which require kernel help because of unimplemented
773 * native feature and/or instructions in many ARM CPUs. The idea is for
774 * this code to be executed directly in user mode for best efficiency but
775 * which is too intimate with the kernel counter part to be left to user
776 * libraries. In fact this code might even differ from one CPU to another
777 * depending on the available instruction set and restrictions like on
778 * SMP systems. In other words, the kernel reserves the right to change
779 * this code as needed without warning. Only the entry points and their
780 * results are guaranteed to be stable.
782 * Each segment is 32-byte aligned and will be moved to the top of the high
783 * vector page. New segments (if ever needed) must be added in front of
784 * existing ones. This mechanism should be used only for things that are
785 * really small and justified, and not be abused freely.
787 * User space is expected to implement those things inline when optimizing
788 * for a processor that has the necessary native support, but only if such
789 * resulting binaries are already to be incompatible with earlier ARM
790 * processors due to the use of unsupported instructions other than what
791 * is provided here. In other words don't make binaries unable to run on
792 * earlier processors just for the sake of not using these kernel helpers
793 * if your compiled code is not going to use the new instructions for other
799 #ifdef CONFIG_ARM_THUMB
807 .globl __kuser_helper_start
808 __kuser_helper_start:
811 * Reference prototype:
813 * void __kernel_memory_barrier(void)
817 * lr = return address
827 * Definition and user space usage example:
829 * typedef void (__kernel_dmb_t)(void);
830 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
832 * Apply any needed memory barrier to preserve consistency with data modified
833 * manually and __kuser_cmpxchg usage.
835 * This could be used as follows:
837 * #define __kernel_dmb() \
838 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
839 * : : : "r0", "lr","cc" )
842 __kuser_memory_barrier: @ 0xffff0fa0
849 * Reference prototype:
851 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
858 * lr = return address
862 * r0 = returned value (zero or non-zero)
863 * C flag = set if r0 == 0, clear if r0 != 0
869 * Definition and user space usage example:
871 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
872 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
874 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
875 * Return zero if *ptr was changed or non-zero if no exchange happened.
876 * The C flag is also set if *ptr was changed to allow for assembly
877 * optimization in the calling code.
881 * - This routine already includes memory barriers as needed.
883 * For example, a user space atomic_add implementation could look like this:
885 * #define atomic_add(ptr, val) \
886 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
887 * register unsigned int __result asm("r1"); \
889 * "1: @ atomic_add\n\t" \
890 * "ldr r0, [r2]\n\t" \
891 * "mov r3, #0xffff0fff\n\t" \
892 * "add lr, pc, #4\n\t" \
893 * "add r1, r0, %2\n\t" \
894 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
896 * : "=&r" (__result) \
897 * : "r" (__ptr), "rIL" (val) \
898 * : "r0","r3","ip","lr","cc","memory" ); \
902 __kuser_cmpxchg: @ 0xffff0fc0
904 #if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
907 * Poor you. No fast solution possible...
908 * The kernel itself must perform the operation.
909 * A special ghost syscall is used for that (see traps.c).
912 ldr r7, =1f @ it's 20 bits
915 1: .word __ARM_NR_cmpxchg
917 #elif __LINUX_ARM_ARCH__ < 6
922 * The only thing that can break atomicity in this cmpxchg
923 * implementation is either an IRQ or a data abort exception
924 * causing another process/thread to be scheduled in the middle
925 * of the critical sequence. To prevent this, code is added to
926 * the IRQ and data abort exception handlers to set the pc back
927 * to the beginning of the critical section if it is found to be
928 * within that critical section (see kuser_cmpxchg_fixup).
930 1: ldr r3, [r2] @ load current val
931 subs r3, r3, r0 @ compare with oldval
932 2: streq r1, [r2] @ store newval if eq
933 rsbs r0, r3, #0 @ set return val and C flag
938 @ Called from kuser_cmpxchg_check macro.
939 @ r2 = address of interrupted insn (must be preserved).
940 @ sp = saved regs. r7 and r8 are clobbered.
941 @ 1b = first critical insn, 2b = last critical insn.
942 @ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
944 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
946 rsbcss r8, r8, #(2b - 1b)
947 strcs r7, [sp, #S_PC]
952 #warning "NPTL on non MMU needs fixing"
967 /* beware -- each __kuser slot must be 8 instructions max */
969 b __kuser_memory_barrier
979 * Reference prototype:
981 * int __kernel_get_tls(void)
985 * lr = return address
995 * Definition and user space usage example:
997 * typedef int (__kernel_get_tls_t)(void);
998 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
1000 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
1002 * This could be used as follows:
1004 * #define __kernel_get_tls() \
1005 * ({ register unsigned int __val asm("r0"); \
1006 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
1007 * : "=r" (__val) : : "lr","cc" ); \
1011 __kuser_get_tls: @ 0xffff0fe0
1013 #if !defined(CONFIG_HAS_TLS_REG) && !defined(CONFIG_TLS_REG_EMUL)
1014 ldr r0, [pc, #(16 - 8)] @ TLS stored at 0xffff0ff0
1016 mrc p15, 0, r0, c13, c0, 3 @ read TLS register
1021 .word 0 @ pad up to __kuser_helper_version
1025 * Reference declaration:
1027 * extern unsigned int __kernel_helper_version;
1029 * Definition and user space usage example:
1031 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
1033 * User space may read this to determine the curent number of helpers
1037 __kuser_helper_version: @ 0xffff0ffc
1038 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
1040 .globl __kuser_helper_end
1048 * This code is copied to 0xffff0200 so we can use branches in the
1049 * vectors, rather than ldr's. Note that this code must not
1050 * exceed 0x300 bytes.
1052 * Common stub entry macro:
1053 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1055 * SP points to a minimal amount of processor-private memory, the address
1056 * of which is copied into r0 for the mode specific abort handler.
1058 .macro vector_stub, name, mode, correction=0
1063 sub lr, lr, #\correction
1067 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1070 stmia sp, {r0, lr} @ save r0, lr
1072 str lr, [sp, #8] @ save spsr
1075 @ Prepare for SVC32 mode. IRQs remain disabled.
1078 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
1082 @ the branch table must immediately follow this code
1086 THUMB( ldr lr, [r0, lr, lsl #2] )
1088 ARM( ldr lr, [pc, lr, lsl #2] )
1089 movs pc, lr @ branch to handler in SVC mode
1090 ENDPROC(vector_\name)
1093 @ handler addresses follow this label
1097 .globl __stubs_start
1100 * Interrupt dispatcher
1102 vector_stub irq, IRQ_MODE, 4
1104 .long __irq_usr @ 0 (USR_26 / USR_32)
1105 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1106 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1107 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1108 .long __irq_invalid @ 4
1109 .long __irq_invalid @ 5
1110 .long __irq_invalid @ 6
1111 .long __irq_invalid @ 7
1112 .long __irq_invalid @ 8
1113 .long __irq_invalid @ 9
1114 .long __irq_invalid @ a
1115 .long __irq_invalid @ b
1116 .long __irq_invalid @ c
1117 .long __irq_invalid @ d
1118 .long __irq_invalid @ e
1119 .long __irq_invalid @ f
1122 * Data abort dispatcher
1123 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1125 vector_stub dabt, ABT_MODE, 8
1127 .long __dabt_usr @ 0 (USR_26 / USR_32)
1128 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1129 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1130 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1131 .long __dabt_invalid @ 4
1132 .long __dabt_invalid @ 5
1133 .long __dabt_invalid @ 6
1134 .long __dabt_invalid @ 7
1135 .long __dabt_invalid @ 8
1136 .long __dabt_invalid @ 9
1137 .long __dabt_invalid @ a
1138 .long __dabt_invalid @ b
1139 .long __dabt_invalid @ c
1140 .long __dabt_invalid @ d
1141 .long __dabt_invalid @ e
1142 .long __dabt_invalid @ f
1145 * Prefetch abort dispatcher
1146 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1148 vector_stub pabt, ABT_MODE, 4
1150 .long __pabt_usr @ 0 (USR_26 / USR_32)
1151 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1152 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1153 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1154 .long __pabt_invalid @ 4
1155 .long __pabt_invalid @ 5
1156 .long __pabt_invalid @ 6
1157 .long __pabt_invalid @ 7
1158 .long __pabt_invalid @ 8
1159 .long __pabt_invalid @ 9
1160 .long __pabt_invalid @ a
1161 .long __pabt_invalid @ b
1162 .long __pabt_invalid @ c
1163 .long __pabt_invalid @ d
1164 .long __pabt_invalid @ e
1165 .long __pabt_invalid @ f
1168 * Undef instr entry dispatcher
1169 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1171 vector_stub und, UND_MODE
1173 .long __und_usr @ 0 (USR_26 / USR_32)
1174 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1175 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1176 .long __und_svc @ 3 (SVC_26 / SVC_32)
1177 .long __und_invalid @ 4
1178 .long __und_invalid @ 5
1179 .long __und_invalid @ 6
1180 .long __und_invalid @ 7
1181 .long __und_invalid @ 8
1182 .long __und_invalid @ 9
1183 .long __und_invalid @ a
1184 .long __und_invalid @ b
1185 .long __und_invalid @ c
1186 .long __und_invalid @ d
1187 .long __und_invalid @ e
1188 .long __und_invalid @ f
1192 /*=============================================================================
1194 *-----------------------------------------------------------------------------
1195 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1196 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1197 * Basically to switch modes, we *HAVE* to clobber one register... brain
1198 * damage alert! I don't think that we can execute any code in here in any
1199 * other mode than FIQ... Ok you can switch to another mode, but you can't
1200 * get out of that mode without clobbering one register.
1206 /*=============================================================================
1207 * Address exception handler
1208 *-----------------------------------------------------------------------------
1209 * These aren't too critical.
1210 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1217 * We group all the following data together to optimise
1218 * for CPUs with separate I & D caches.
1228 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
1230 .globl __vectors_start
1232 ARM( swi SYS_ERROR0 )
1235 W(b) vector_und + stubs_offset
1236 W(ldr) pc, .LCvswi + stubs_offset
1237 W(b) vector_pabt + stubs_offset
1238 W(b) vector_dabt + stubs_offset
1239 W(b) vector_addrexcptn + stubs_offset
1240 W(b) vector_irq + stubs_offset
1241 W(b) vector_fiq + stubs_offset
1243 .globl __vectors_end
1249 .globl cr_no_alignment