2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
7 * Copyright (C) 2009 Florian Fainelli <florian@openwrt.org>
10 #include <linux/kernel.h>
11 #include <linux/module.h>
12 #include <linux/cpu.h>
14 #include <asm/cpu-info.h>
15 #include <asm/mipsregs.h>
16 #include <bcm63xx_cpu.h>
17 #include <bcm63xx_regs.h>
18 #include <bcm63xx_io.h>
19 #include <bcm63xx_irq.h>
21 const unsigned long *bcm63xx_regs_base
;
22 EXPORT_SYMBOL(bcm63xx_regs_base
);
24 const int *bcm63xx_irqs
;
25 EXPORT_SYMBOL(bcm63xx_irqs
);
27 u16 bcm63xx_cpu_id __read_mostly
;
28 EXPORT_SYMBOL(bcm63xx_cpu_id
);
30 static u8 bcm63xx_cpu_rev
;
31 static unsigned int bcm63xx_cpu_freq
;
32 static unsigned int bcm63xx_memory_size
;
34 static const unsigned long bcm3368_regs_base
[] = {
35 __GEN_CPU_REGS_TABLE(3368)
38 static const int bcm3368_irqs
[] = {
39 __GEN_CPU_IRQ_TABLE(3368)
42 static const unsigned long bcm6328_regs_base
[] = {
43 __GEN_CPU_REGS_TABLE(6328)
46 static const int bcm6328_irqs
[] = {
47 __GEN_CPU_IRQ_TABLE(6328)
50 static const unsigned long bcm6338_regs_base
[] = {
51 __GEN_CPU_REGS_TABLE(6338)
54 static const int bcm6338_irqs
[] = {
55 __GEN_CPU_IRQ_TABLE(6338)
58 static const unsigned long bcm6345_regs_base
[] = {
59 __GEN_CPU_REGS_TABLE(6345)
62 static const int bcm6345_irqs
[] = {
63 __GEN_CPU_IRQ_TABLE(6345)
66 static const unsigned long bcm6348_regs_base
[] = {
67 __GEN_CPU_REGS_TABLE(6348)
70 static const int bcm6348_irqs
[] = {
71 __GEN_CPU_IRQ_TABLE(6348)
75 static const unsigned long bcm6358_regs_base
[] = {
76 __GEN_CPU_REGS_TABLE(6358)
79 static const int bcm6358_irqs
[] = {
80 __GEN_CPU_IRQ_TABLE(6358)
84 static const unsigned long bcm6362_regs_base
[] = {
85 __GEN_CPU_REGS_TABLE(6362)
88 static const int bcm6362_irqs
[] = {
89 __GEN_CPU_IRQ_TABLE(6362)
93 static const unsigned long bcm6368_regs_base
[] = {
94 __GEN_CPU_REGS_TABLE(6368)
97 static const int bcm6368_irqs
[] = {
98 __GEN_CPU_IRQ_TABLE(6368)
102 u8
bcm63xx_get_cpu_rev(void)
104 return bcm63xx_cpu_rev
;
107 EXPORT_SYMBOL(bcm63xx_get_cpu_rev
);
109 unsigned int bcm63xx_get_cpu_freq(void)
111 return bcm63xx_cpu_freq
;
114 unsigned int bcm63xx_get_memory_size(void)
116 return bcm63xx_memory_size
;
119 static unsigned int detect_cpu_clock(void)
121 u16 cpu_id
= bcm63xx_get_cpu_id();
129 unsigned int tmp
, mips_pll_fcvo
;
131 tmp
= bcm_misc_readl(MISC_STRAPBUS_6328_REG
);
132 mips_pll_fcvo
= (tmp
& STRAPBUS_6328_FCVO_MASK
)
133 >> STRAPBUS_6328_FCVO_SHIFT
;
135 switch (mips_pll_fcvo
) {
155 /* BCM6338 has a fixed 240 Mhz frequency */
159 /* BCM6345 has a fixed 140Mhz frequency */
164 unsigned int tmp
, n1
, n2
, m1
;
166 /* 16MHz * (N1 + 1) * (N2 + 2) / (M1_CPU + 1) */
167 tmp
= bcm_perf_readl(PERF_MIPSPLLCTL_REG
);
168 n1
= (tmp
& MIPSPLLCTL_N1_MASK
) >> MIPSPLLCTL_N1_SHIFT
;
169 n2
= (tmp
& MIPSPLLCTL_N2_MASK
) >> MIPSPLLCTL_N2_SHIFT
;
170 m1
= (tmp
& MIPSPLLCTL_M1CPU_MASK
) >> MIPSPLLCTL_M1CPU_SHIFT
;
174 return (16 * 1000000 * n1
* n2
) / m1
;
179 unsigned int tmp
, n1
, n2
, m1
;
181 /* 16MHz * N1 * N2 / M1_CPU */
182 tmp
= bcm_ddr_readl(DDR_DMIPSPLLCFG_REG
);
183 n1
= (tmp
& DMIPSPLLCFG_N1_MASK
) >> DMIPSPLLCFG_N1_SHIFT
;
184 n2
= (tmp
& DMIPSPLLCFG_N2_MASK
) >> DMIPSPLLCFG_N2_SHIFT
;
185 m1
= (tmp
& DMIPSPLLCFG_M1_MASK
) >> DMIPSPLLCFG_M1_SHIFT
;
186 return (16 * 1000000 * n1
* n2
) / m1
;
191 unsigned int tmp
, mips_pll_fcvo
;
193 tmp
= bcm_misc_readl(MISC_STRAPBUS_6362_REG
);
194 mips_pll_fcvo
= (tmp
& STRAPBUS_6362_FCVO_MASK
)
195 >> STRAPBUS_6362_FCVO_SHIFT
;
196 switch (mips_pll_fcvo
) {
227 unsigned int tmp
, p1
, p2
, ndiv
, m1
;
229 /* (64MHz / P1) * P2 * NDIV / M1_CPU */
230 tmp
= bcm_ddr_readl(DDR_DMIPSPLLCFG_6368_REG
);
232 p1
= (tmp
& DMIPSPLLCFG_6368_P1_MASK
) >>
233 DMIPSPLLCFG_6368_P1_SHIFT
;
235 p2
= (tmp
& DMIPSPLLCFG_6368_P2_MASK
) >>
236 DMIPSPLLCFG_6368_P2_SHIFT
;
238 ndiv
= (tmp
& DMIPSPLLCFG_6368_NDIV_MASK
) >>
239 DMIPSPLLCFG_6368_NDIV_SHIFT
;
241 tmp
= bcm_ddr_readl(DDR_DMIPSPLLDIV_6368_REG
);
242 m1
= (tmp
& DMIPSPLLDIV_6368_MDIV_MASK
) >>
243 DMIPSPLLDIV_6368_MDIV_SHIFT
;
245 return (((64 * 1000000) / p1
) * p2
* ndiv
) / m1
;
249 panic("Failed to detect clock for CPU with id=%04X\n", cpu_id
);
254 * attempt to detect the amount of memory installed
256 static unsigned int detect_memory_size(void)
258 unsigned int cols
= 0, rows
= 0, is_32bits
= 0, banks
= 0;
261 if (BCMCPU_IS_6328() || BCMCPU_IS_6362())
262 return bcm_ddr_readl(DDR_CSEND_REG
) << 24;
264 if (BCMCPU_IS_6345()) {
265 val
= bcm_sdram_readl(SDRAM_MBASE_REG
);
266 return val
* 8 * 1024 * 1024;
269 if (BCMCPU_IS_6338() || BCMCPU_IS_6348()) {
270 val
= bcm_sdram_readl(SDRAM_CFG_REG
);
271 rows
= (val
& SDRAM_CFG_ROW_MASK
) >> SDRAM_CFG_ROW_SHIFT
;
272 cols
= (val
& SDRAM_CFG_COL_MASK
) >> SDRAM_CFG_COL_SHIFT
;
273 is_32bits
= (val
& SDRAM_CFG_32B_MASK
) ? 1 : 0;
274 banks
= (val
& SDRAM_CFG_BANK_MASK
) ? 2 : 1;
277 if (BCMCPU_IS_3368() || BCMCPU_IS_6358() || BCMCPU_IS_6368()) {
278 val
= bcm_memc_readl(MEMC_CFG_REG
);
279 rows
= (val
& MEMC_CFG_ROW_MASK
) >> MEMC_CFG_ROW_SHIFT
;
280 cols
= (val
& MEMC_CFG_COL_MASK
) >> MEMC_CFG_COL_SHIFT
;
281 is_32bits
= (val
& MEMC_CFG_32B_MASK
) ? 0 : 1;
285 /* 0 => 11 address bits ... 2 => 13 address bits */
288 /* 0 => 8 address bits ... 2 => 10 address bits */
291 return 1 << (cols
+ rows
+ (is_32bits
+ 1) + banks
);
294 void __init
bcm63xx_cpu_init(void)
297 unsigned int cpu
= smp_processor_id();
300 /* soc registers location depends on cpu type */
303 switch (current_cpu_type()) {
305 if ((read_c0_prid() & PRID_IMP_MASK
) != PRID_IMP_BMIPS3300_ALT
)
306 __cpu_name
[cpu
] = "Broadcom BCM6338";
309 chipid_reg
= BCM_6345_PERF_BASE
;
312 switch ((read_c0_prid() & PRID_REV_MASK
)) {
314 chipid_reg
= BCM_3368_PERF_BASE
;
317 chipid_reg
= BCM_6345_PERF_BASE
;
320 chipid_reg
= BCM_6368_PERF_BASE
;
327 * really early to panic, but delaying panic would not help since we
328 * will never get any working console
331 panic("unsupported Broadcom CPU");
333 /* read out CPU type */
334 tmp
= bcm_readl(chipid_reg
);
335 bcm63xx_cpu_id
= (tmp
& REV_CHIPID_MASK
) >> REV_CHIPID_SHIFT
;
336 bcm63xx_cpu_rev
= (tmp
& REV_REVID_MASK
) >> REV_REVID_SHIFT
;
338 switch (bcm63xx_cpu_id
) {
340 bcm63xx_regs_base
= bcm3368_regs_base
;
341 bcm63xx_irqs
= bcm3368_irqs
;
344 bcm63xx_regs_base
= bcm6328_regs_base
;
345 bcm63xx_irqs
= bcm6328_irqs
;
348 bcm63xx_regs_base
= bcm6338_regs_base
;
349 bcm63xx_irqs
= bcm6338_irqs
;
352 bcm63xx_regs_base
= bcm6345_regs_base
;
353 bcm63xx_irqs
= bcm6345_irqs
;
356 bcm63xx_regs_base
= bcm6348_regs_base
;
357 bcm63xx_irqs
= bcm6348_irqs
;
360 bcm63xx_regs_base
= bcm6358_regs_base
;
361 bcm63xx_irqs
= bcm6358_irqs
;
364 bcm63xx_regs_base
= bcm6362_regs_base
;
365 bcm63xx_irqs
= bcm6362_irqs
;
368 bcm63xx_regs_base
= bcm6368_regs_base
;
369 bcm63xx_irqs
= bcm6368_irqs
;
372 panic("unsupported broadcom CPU %x", bcm63xx_cpu_id
);
376 bcm63xx_cpu_freq
= detect_cpu_clock();
377 bcm63xx_memory_size
= detect_memory_size();
379 pr_info("Detected Broadcom 0x%04x CPU revision %02x\n",
380 bcm63xx_cpu_id
, bcm63xx_cpu_rev
);
381 pr_info("CPU frequency is %u MHz\n",
382 bcm63xx_cpu_freq
/ 1000000);
383 pr_info("%uMB of RAM installed\n",
384 bcm63xx_memory_size
>> 20);