1 /* i810_dma.c -- DMA support for the i810 -*- linux-c -*-
2 * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
4 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
5 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
27 * Authors: Rickard E. (Rik) Faith <faith@valinux.com>
28 * Jeff Hartmann <jhartmann@valinux.com>
29 * Keith Whitwell <keith@tungstengraphics.com>
37 #include <linux/interrupt.h> /* For task queue support */
38 #include <linux/delay.h>
39 #include <linux/pagemap.h>
41 #define I810_BUF_FREE 2
42 #define I810_BUF_CLIENT 1
43 #define I810_BUF_HARDWARE 0
45 #define I810_BUF_UNMAPPED 0
46 #define I810_BUF_MAPPED 1
48 static struct drm_buf
*i810_freelist_get(struct drm_device
* dev
)
50 struct drm_device_dma
*dma
= dev
->dma
;
54 /* Linear search might not be the best solution */
56 for (i
= 0; i
< dma
->buf_count
; i
++) {
57 struct drm_buf
*buf
= dma
->buflist
[i
];
58 drm_i810_buf_priv_t
*buf_priv
= buf
->dev_private
;
59 /* In use is already a pointer */
60 used
= cmpxchg(buf_priv
->in_use
, I810_BUF_FREE
,
62 if (used
== I810_BUF_FREE
) {
69 /* This should only be called if the buffer is not sent to the hardware
70 * yet, the hardware updates in use for us once its on the ring buffer.
73 static int i810_freelist_put(struct drm_device
* dev
, struct drm_buf
* buf
)
75 drm_i810_buf_priv_t
*buf_priv
= buf
->dev_private
;
78 /* In use is already a pointer */
79 used
= cmpxchg(buf_priv
->in_use
, I810_BUF_CLIENT
, I810_BUF_FREE
);
80 if (used
!= I810_BUF_CLIENT
) {
81 DRM_ERROR("Freeing buffer thats not in use : %d\n", buf
->idx
);
88 static int i810_mmap_buffers(struct file
*filp
, struct vm_area_struct
*vma
)
90 struct drm_file
*priv
= filp
->private_data
;
91 struct drm_device
*dev
;
92 drm_i810_private_t
*dev_priv
;
94 drm_i810_buf_priv_t
*buf_priv
;
97 dev
= priv
->minor
->dev
;
98 dev_priv
= dev
->dev_private
;
99 buf
= dev_priv
->mmap_buffer
;
100 buf_priv
= buf
->dev_private
;
102 vma
->vm_flags
|= (VM_IO
| VM_DONTCOPY
);
105 buf_priv
->currently_mapped
= I810_BUF_MAPPED
;
108 if (io_remap_pfn_range(vma
, vma
->vm_start
,
110 vma
->vm_end
- vma
->vm_start
, vma
->vm_page_prot
))
115 static const struct file_operations i810_buffer_fops
= {
117 .release
= drm_release
,
119 .mmap
= i810_mmap_buffers
,
120 .fasync
= drm_fasync
,
123 static int i810_map_buffer(struct drm_buf
* buf
, struct drm_file
*file_priv
)
125 struct drm_device
*dev
= file_priv
->minor
->dev
;
126 drm_i810_buf_priv_t
*buf_priv
= buf
->dev_private
;
127 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
128 const struct file_operations
*old_fops
;
131 if (buf_priv
->currently_mapped
== I810_BUF_MAPPED
)
134 down_write(¤t
->mm
->mmap_sem
);
135 old_fops
= file_priv
->filp
->f_op
;
136 file_priv
->filp
->f_op
= &i810_buffer_fops
;
137 dev_priv
->mmap_buffer
= buf
;
138 buf_priv
->virtual = (void *)do_mmap(file_priv
->filp
, 0, buf
->total
,
139 PROT_READ
| PROT_WRITE
,
140 MAP_SHARED
, buf
->bus_address
);
141 dev_priv
->mmap_buffer
= NULL
;
142 file_priv
->filp
->f_op
= old_fops
;
143 if (IS_ERR(buf_priv
->virtual)) {
145 DRM_ERROR("mmap error\n");
146 retcode
= PTR_ERR(buf_priv
->virtual);
147 buf_priv
->virtual = NULL
;
149 up_write(¤t
->mm
->mmap_sem
);
154 static int i810_unmap_buffer(struct drm_buf
* buf
)
156 drm_i810_buf_priv_t
*buf_priv
= buf
->dev_private
;
159 if (buf_priv
->currently_mapped
!= I810_BUF_MAPPED
)
162 down_write(¤t
->mm
->mmap_sem
);
163 retcode
= do_munmap(current
->mm
,
164 (unsigned long)buf_priv
->virtual,
165 (size_t) buf
->total
);
166 up_write(¤t
->mm
->mmap_sem
);
168 buf_priv
->currently_mapped
= I810_BUF_UNMAPPED
;
169 buf_priv
->virtual = NULL
;
174 static int i810_dma_get_buffer(struct drm_device
* dev
, drm_i810_dma_t
* d
,
175 struct drm_file
*file_priv
)
178 drm_i810_buf_priv_t
*buf_priv
;
181 buf
= i810_freelist_get(dev
);
184 DRM_DEBUG("retcode=%d\n", retcode
);
188 retcode
= i810_map_buffer(buf
, file_priv
);
190 i810_freelist_put(dev
, buf
);
191 DRM_ERROR("mapbuf failed, retcode %d\n", retcode
);
194 buf
->file_priv
= file_priv
;
195 buf_priv
= buf
->dev_private
;
197 d
->request_idx
= buf
->idx
;
198 d
->request_size
= buf
->total
;
199 d
->virtual = buf_priv
->virtual;
204 static int i810_dma_cleanup(struct drm_device
* dev
)
206 struct drm_device_dma
*dma
= dev
->dma
;
208 /* Make sure interrupts are disabled here because the uninstall ioctl
209 * may not have been called from userspace and after dev_private
210 * is freed, it's too late.
212 if (drm_core_check_feature(dev
, DRIVER_HAVE_IRQ
) && dev
->irq_enabled
)
213 drm_irq_uninstall(dev
);
215 if (dev
->dev_private
) {
217 drm_i810_private_t
*dev_priv
=
218 (drm_i810_private_t
*) dev
->dev_private
;
220 if (dev_priv
->ring
.virtual_start
) {
221 drm_core_ioremapfree(&dev_priv
->ring
.map
, dev
);
223 if (dev_priv
->hw_status_page
) {
224 pci_free_consistent(dev
->pdev
, PAGE_SIZE
,
225 dev_priv
->hw_status_page
,
226 dev_priv
->dma_status_page
);
227 /* Need to rewrite hardware status page */
228 I810_WRITE(0x02080, 0x1ffff000);
230 kfree(dev
->dev_private
);
231 dev
->dev_private
= NULL
;
233 for (i
= 0; i
< dma
->buf_count
; i
++) {
234 struct drm_buf
*buf
= dma
->buflist
[i
];
235 drm_i810_buf_priv_t
*buf_priv
= buf
->dev_private
;
237 if (buf_priv
->kernel_virtual
&& buf
->total
)
238 drm_core_ioremapfree(&buf_priv
->map
, dev
);
244 static int i810_wait_ring(struct drm_device
* dev
, int n
)
246 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
247 drm_i810_ring_buffer_t
*ring
= &(dev_priv
->ring
);
250 unsigned int last_head
= I810_READ(LP_RING
+ RING_HEAD
) & HEAD_ADDR
;
252 end
= jiffies
+ (HZ
* 3);
253 while (ring
->space
< n
) {
254 ring
->head
= I810_READ(LP_RING
+ RING_HEAD
) & HEAD_ADDR
;
255 ring
->space
= ring
->head
- (ring
->tail
+ 8);
257 ring
->space
+= ring
->Size
;
259 if (ring
->head
!= last_head
) {
260 end
= jiffies
+ (HZ
* 3);
261 last_head
= ring
->head
;
265 if (time_before(end
, jiffies
)) {
266 DRM_ERROR("space: %d wanted %d\n", ring
->space
, n
);
267 DRM_ERROR("lockup\n");
277 static void i810_kernel_lost_context(struct drm_device
* dev
)
279 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
280 drm_i810_ring_buffer_t
*ring
= &(dev_priv
->ring
);
282 ring
->head
= I810_READ(LP_RING
+ RING_HEAD
) & HEAD_ADDR
;
283 ring
->tail
= I810_READ(LP_RING
+ RING_TAIL
);
284 ring
->space
= ring
->head
- (ring
->tail
+ 8);
286 ring
->space
+= ring
->Size
;
289 static int i810_freelist_init(struct drm_device
* dev
, drm_i810_private_t
* dev_priv
)
291 struct drm_device_dma
*dma
= dev
->dma
;
293 u32
*hw_status
= (u32
*) (dev_priv
->hw_status_page
+ my_idx
);
296 if (dma
->buf_count
> 1019) {
297 /* Not enough space in the status page for the freelist */
301 for (i
= 0; i
< dma
->buf_count
; i
++) {
302 struct drm_buf
*buf
= dma
->buflist
[i
];
303 drm_i810_buf_priv_t
*buf_priv
= buf
->dev_private
;
305 buf_priv
->in_use
= hw_status
++;
306 buf_priv
->my_use_idx
= my_idx
;
309 *buf_priv
->in_use
= I810_BUF_FREE
;
311 buf_priv
->map
.offset
= buf
->bus_address
;
312 buf_priv
->map
.size
= buf
->total
;
313 buf_priv
->map
.type
= _DRM_AGP
;
314 buf_priv
->map
.flags
= 0;
315 buf_priv
->map
.mtrr
= 0;
317 drm_core_ioremap(&buf_priv
->map
, dev
);
318 buf_priv
->kernel_virtual
= buf_priv
->map
.handle
;
324 static int i810_dma_initialize(struct drm_device
* dev
,
325 drm_i810_private_t
* dev_priv
,
326 drm_i810_init_t
* init
)
328 struct drm_map_list
*r_list
;
329 memset(dev_priv
, 0, sizeof(drm_i810_private_t
));
331 list_for_each_entry(r_list
, &dev
->maplist
, head
) {
333 r_list
->map
->type
== _DRM_SHM
&&
334 r_list
->map
->flags
& _DRM_CONTAINS_LOCK
) {
335 dev_priv
->sarea_map
= r_list
->map
;
339 if (!dev_priv
->sarea_map
) {
340 dev
->dev_private
= (void *)dev_priv
;
341 i810_dma_cleanup(dev
);
342 DRM_ERROR("can not find sarea!\n");
345 dev_priv
->mmio_map
= drm_core_findmap(dev
, init
->mmio_offset
);
346 if (!dev_priv
->mmio_map
) {
347 dev
->dev_private
= (void *)dev_priv
;
348 i810_dma_cleanup(dev
);
349 DRM_ERROR("can not find mmio map!\n");
352 dev
->agp_buffer_token
= init
->buffers_offset
;
353 dev
->agp_buffer_map
= drm_core_findmap(dev
, init
->buffers_offset
);
354 if (!dev
->agp_buffer_map
) {
355 dev
->dev_private
= (void *)dev_priv
;
356 i810_dma_cleanup(dev
);
357 DRM_ERROR("can not find dma buffer map!\n");
361 dev_priv
->sarea_priv
= (drm_i810_sarea_t
*)
362 ((u8
*) dev_priv
->sarea_map
->handle
+ init
->sarea_priv_offset
);
364 dev_priv
->ring
.Start
= init
->ring_start
;
365 dev_priv
->ring
.End
= init
->ring_end
;
366 dev_priv
->ring
.Size
= init
->ring_size
;
368 dev_priv
->ring
.map
.offset
= dev
->agp
->base
+ init
->ring_start
;
369 dev_priv
->ring
.map
.size
= init
->ring_size
;
370 dev_priv
->ring
.map
.type
= _DRM_AGP
;
371 dev_priv
->ring
.map
.flags
= 0;
372 dev_priv
->ring
.map
.mtrr
= 0;
374 drm_core_ioremap(&dev_priv
->ring
.map
, dev
);
376 if (dev_priv
->ring
.map
.handle
== NULL
) {
377 dev
->dev_private
= (void *)dev_priv
;
378 i810_dma_cleanup(dev
);
379 DRM_ERROR("can not ioremap virtual address for"
384 dev_priv
->ring
.virtual_start
= dev_priv
->ring
.map
.handle
;
386 dev_priv
->ring
.tail_mask
= dev_priv
->ring
.Size
- 1;
388 dev_priv
->w
= init
->w
;
389 dev_priv
->h
= init
->h
;
390 dev_priv
->pitch
= init
->pitch
;
391 dev_priv
->back_offset
= init
->back_offset
;
392 dev_priv
->depth_offset
= init
->depth_offset
;
393 dev_priv
->front_offset
= init
->front_offset
;
395 dev_priv
->overlay_offset
= init
->overlay_offset
;
396 dev_priv
->overlay_physical
= init
->overlay_physical
;
398 dev_priv
->front_di1
= init
->front_offset
| init
->pitch_bits
;
399 dev_priv
->back_di1
= init
->back_offset
| init
->pitch_bits
;
400 dev_priv
->zi1
= init
->depth_offset
| init
->pitch_bits
;
402 /* Program Hardware Status Page */
403 dev_priv
->hw_status_page
=
404 pci_alloc_consistent(dev
->pdev
, PAGE_SIZE
,
405 &dev_priv
->dma_status_page
);
406 if (!dev_priv
->hw_status_page
) {
407 dev
->dev_private
= (void *)dev_priv
;
408 i810_dma_cleanup(dev
);
409 DRM_ERROR("Can not allocate hardware status page\n");
412 memset(dev_priv
->hw_status_page
, 0, PAGE_SIZE
);
413 DRM_DEBUG("hw status page @ %p\n", dev_priv
->hw_status_page
);
415 I810_WRITE(0x02080, dev_priv
->dma_status_page
);
416 DRM_DEBUG("Enabled hardware status page\n");
418 /* Now we need to init our freelist */
419 if (i810_freelist_init(dev
, dev_priv
) != 0) {
420 dev
->dev_private
= (void *)dev_priv
;
421 i810_dma_cleanup(dev
);
422 DRM_ERROR("Not enough space in the status page for"
426 dev
->dev_private
= (void *)dev_priv
;
431 static int i810_dma_init(struct drm_device
*dev
, void *data
,
432 struct drm_file
*file_priv
)
434 drm_i810_private_t
*dev_priv
;
435 drm_i810_init_t
*init
= data
;
438 switch (init
->func
) {
439 case I810_INIT_DMA_1_4
:
440 DRM_INFO("Using v1.4 init.\n");
441 dev_priv
= kmalloc(sizeof(drm_i810_private_t
), GFP_KERNEL
);
442 if (dev_priv
== NULL
)
444 retcode
= i810_dma_initialize(dev
, dev_priv
, init
);
447 case I810_CLEANUP_DMA
:
448 DRM_INFO("DMA Cleanup\n");
449 retcode
= i810_dma_cleanup(dev
);
458 /* Most efficient way to verify state for the i810 is as it is
459 * emitted. Non-conformant state is silently dropped.
461 * Use 'volatile' & local var tmp to force the emitted values to be
462 * identical to the verified ones.
464 static void i810EmitContextVerified(struct drm_device
* dev
,
465 volatile unsigned int *code
)
467 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
472 BEGIN_LP_RING(I810_CTX_SETUP_SIZE
);
474 OUT_RING(GFX_OP_COLOR_FACTOR
);
475 OUT_RING(code
[I810_CTXREG_CF1
]);
477 OUT_RING(GFX_OP_STIPPLE
);
478 OUT_RING(code
[I810_CTXREG_ST1
]);
480 for (i
= 4; i
< I810_CTX_SETUP_SIZE
; i
++) {
483 if ((tmp
& (7 << 29)) == (3 << 29) &&
484 (tmp
& (0x1f << 24)) < (0x1d << 24)) {
488 printk("constext state dropped!!!\n");
497 static void i810EmitTexVerified(struct drm_device
* dev
, volatile unsigned int *code
)
499 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
504 BEGIN_LP_RING(I810_TEX_SETUP_SIZE
);
506 OUT_RING(GFX_OP_MAP_INFO
);
507 OUT_RING(code
[I810_TEXREG_MI1
]);
508 OUT_RING(code
[I810_TEXREG_MI2
]);
509 OUT_RING(code
[I810_TEXREG_MI3
]);
511 for (i
= 4; i
< I810_TEX_SETUP_SIZE
; i
++) {
514 if ((tmp
& (7 << 29)) == (3 << 29) &&
515 (tmp
& (0x1f << 24)) < (0x1d << 24)) {
519 printk("texture state dropped!!!\n");
528 /* Need to do some additional checking when setting the dest buffer.
530 static void i810EmitDestVerified(struct drm_device
* dev
,
531 volatile unsigned int *code
)
533 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
537 BEGIN_LP_RING(I810_DEST_SETUP_SIZE
+ 2);
539 tmp
= code
[I810_DESTREG_DI1
];
540 if (tmp
== dev_priv
->front_di1
|| tmp
== dev_priv
->back_di1
) {
541 OUT_RING(CMD_OP_DESTBUFFER_INFO
);
544 DRM_DEBUG("bad di1 %x (allow %x or %x)\n",
545 tmp
, dev_priv
->front_di1
, dev_priv
->back_di1
);
549 OUT_RING(CMD_OP_Z_BUFFER_INFO
);
550 OUT_RING(dev_priv
->zi1
);
552 OUT_RING(GFX_OP_DESTBUFFER_VARS
);
553 OUT_RING(code
[I810_DESTREG_DV1
]);
555 OUT_RING(GFX_OP_DRAWRECT_INFO
);
556 OUT_RING(code
[I810_DESTREG_DR1
]);
557 OUT_RING(code
[I810_DESTREG_DR2
]);
558 OUT_RING(code
[I810_DESTREG_DR3
]);
559 OUT_RING(code
[I810_DESTREG_DR4
]);
565 static void i810EmitState(struct drm_device
* dev
)
567 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
568 drm_i810_sarea_t
*sarea_priv
= dev_priv
->sarea_priv
;
569 unsigned int dirty
= sarea_priv
->dirty
;
571 DRM_DEBUG("%x\n", dirty
);
573 if (dirty
& I810_UPLOAD_BUFFERS
) {
574 i810EmitDestVerified(dev
, sarea_priv
->BufferState
);
575 sarea_priv
->dirty
&= ~I810_UPLOAD_BUFFERS
;
578 if (dirty
& I810_UPLOAD_CTX
) {
579 i810EmitContextVerified(dev
, sarea_priv
->ContextState
);
580 sarea_priv
->dirty
&= ~I810_UPLOAD_CTX
;
583 if (dirty
& I810_UPLOAD_TEX0
) {
584 i810EmitTexVerified(dev
, sarea_priv
->TexState
[0]);
585 sarea_priv
->dirty
&= ~I810_UPLOAD_TEX0
;
588 if (dirty
& I810_UPLOAD_TEX1
) {
589 i810EmitTexVerified(dev
, sarea_priv
->TexState
[1]);
590 sarea_priv
->dirty
&= ~I810_UPLOAD_TEX1
;
596 static void i810_dma_dispatch_clear(struct drm_device
* dev
, int flags
,
597 unsigned int clear_color
,
598 unsigned int clear_zval
)
600 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
601 drm_i810_sarea_t
*sarea_priv
= dev_priv
->sarea_priv
;
602 int nbox
= sarea_priv
->nbox
;
603 struct drm_clip_rect
*pbox
= sarea_priv
->boxes
;
604 int pitch
= dev_priv
->pitch
;
609 if (dev_priv
->current_page
== 1) {
610 unsigned int tmp
= flags
;
612 flags
&= ~(I810_FRONT
| I810_BACK
);
613 if (tmp
& I810_FRONT
)
619 i810_kernel_lost_context(dev
);
621 if (nbox
> I810_NR_SAREA_CLIPRECTS
)
622 nbox
= I810_NR_SAREA_CLIPRECTS
;
624 for (i
= 0; i
< nbox
; i
++, pbox
++) {
625 unsigned int x
= pbox
->x1
;
626 unsigned int y
= pbox
->y1
;
627 unsigned int width
= (pbox
->x2
- x
) * cpp
;
628 unsigned int height
= pbox
->y2
- y
;
629 unsigned int start
= y
* pitch
+ x
* cpp
;
631 if (pbox
->x1
> pbox
->x2
||
632 pbox
->y1
> pbox
->y2
||
633 pbox
->x2
> dev_priv
->w
|| pbox
->y2
> dev_priv
->h
)
636 if (flags
& I810_FRONT
) {
638 OUT_RING(BR00_BITBLT_CLIENT
| BR00_OP_COLOR_BLT
| 0x3);
639 OUT_RING(BR13_SOLID_PATTERN
| (0xF0 << 16) | pitch
);
640 OUT_RING((height
<< 16) | width
);
642 OUT_RING(clear_color
);
647 if (flags
& I810_BACK
) {
649 OUT_RING(BR00_BITBLT_CLIENT
| BR00_OP_COLOR_BLT
| 0x3);
650 OUT_RING(BR13_SOLID_PATTERN
| (0xF0 << 16) | pitch
);
651 OUT_RING((height
<< 16) | width
);
652 OUT_RING(dev_priv
->back_offset
+ start
);
653 OUT_RING(clear_color
);
658 if (flags
& I810_DEPTH
) {
660 OUT_RING(BR00_BITBLT_CLIENT
| BR00_OP_COLOR_BLT
| 0x3);
661 OUT_RING(BR13_SOLID_PATTERN
| (0xF0 << 16) | pitch
);
662 OUT_RING((height
<< 16) | width
);
663 OUT_RING(dev_priv
->depth_offset
+ start
);
664 OUT_RING(clear_zval
);
671 static void i810_dma_dispatch_swap(struct drm_device
* dev
)
673 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
674 drm_i810_sarea_t
*sarea_priv
= dev_priv
->sarea_priv
;
675 int nbox
= sarea_priv
->nbox
;
676 struct drm_clip_rect
*pbox
= sarea_priv
->boxes
;
677 int pitch
= dev_priv
->pitch
;
682 DRM_DEBUG("swapbuffers\n");
684 i810_kernel_lost_context(dev
);
686 if (nbox
> I810_NR_SAREA_CLIPRECTS
)
687 nbox
= I810_NR_SAREA_CLIPRECTS
;
689 for (i
= 0; i
< nbox
; i
++, pbox
++) {
690 unsigned int w
= pbox
->x2
- pbox
->x1
;
691 unsigned int h
= pbox
->y2
- pbox
->y1
;
692 unsigned int dst
= pbox
->x1
* cpp
+ pbox
->y1
* pitch
;
693 unsigned int start
= dst
;
695 if (pbox
->x1
> pbox
->x2
||
696 pbox
->y1
> pbox
->y2
||
697 pbox
->x2
> dev_priv
->w
|| pbox
->y2
> dev_priv
->h
)
701 OUT_RING(BR00_BITBLT_CLIENT
| BR00_OP_SRC_COPY_BLT
| 0x4);
702 OUT_RING(pitch
| (0xCC << 16));
703 OUT_RING((h
<< 16) | (w
* cpp
));
704 if (dev_priv
->current_page
== 0)
705 OUT_RING(dev_priv
->front_offset
+ start
);
707 OUT_RING(dev_priv
->back_offset
+ start
);
709 if (dev_priv
->current_page
== 0)
710 OUT_RING(dev_priv
->back_offset
+ start
);
712 OUT_RING(dev_priv
->front_offset
+ start
);
717 static void i810_dma_dispatch_vertex(struct drm_device
* dev
,
718 struct drm_buf
* buf
, int discard
, int used
)
720 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
721 drm_i810_buf_priv_t
*buf_priv
= buf
->dev_private
;
722 drm_i810_sarea_t
*sarea_priv
= dev_priv
->sarea_priv
;
723 struct drm_clip_rect
*box
= sarea_priv
->boxes
;
724 int nbox
= sarea_priv
->nbox
;
725 unsigned long address
= (unsigned long)buf
->bus_address
;
726 unsigned long start
= address
- dev
->agp
->base
;
730 i810_kernel_lost_context(dev
);
732 if (nbox
> I810_NR_SAREA_CLIPRECTS
)
733 nbox
= I810_NR_SAREA_CLIPRECTS
;
738 if (sarea_priv
->dirty
)
741 if (buf_priv
->currently_mapped
== I810_BUF_MAPPED
) {
742 unsigned int prim
= (sarea_priv
->vertex_prim
& PR_MASK
);
744 *(u32
*) buf_priv
->kernel_virtual
=
745 ((GFX_OP_PRIMITIVE
| prim
| ((used
/ 4) - 2)));
748 *(u32
*) ((char *) buf_priv
->kernel_virtual
+ used
) = 0;
752 i810_unmap_buffer(buf
);
759 OUT_RING(GFX_OP_SCISSOR
| SC_UPDATE_SCISSOR
|
761 OUT_RING(GFX_OP_SCISSOR_INFO
);
762 OUT_RING(box
[i
].x1
| (box
[i
].y1
<< 16));
763 OUT_RING((box
[i
].x2
-
764 1) | ((box
[i
].y2
- 1) << 16));
769 OUT_RING(CMD_OP_BATCH_BUFFER
);
770 OUT_RING(start
| BB1_PROTECTED
);
771 OUT_RING(start
+ used
- 4);
775 } while (++i
< nbox
);
781 (void)cmpxchg(buf_priv
->in_use
, I810_BUF_CLIENT
,
785 OUT_RING(CMD_STORE_DWORD_IDX
);
787 OUT_RING(dev_priv
->counter
);
788 OUT_RING(CMD_STORE_DWORD_IDX
);
789 OUT_RING(buf_priv
->my_use_idx
);
790 OUT_RING(I810_BUF_FREE
);
791 OUT_RING(CMD_REPORT_HEAD
);
797 static void i810_dma_dispatch_flip(struct drm_device
* dev
)
799 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
800 int pitch
= dev_priv
->pitch
;
803 DRM_DEBUG("page=%d pfCurrentPage=%d\n",
804 dev_priv
->current_page
,
805 dev_priv
->sarea_priv
->pf_current_page
);
807 i810_kernel_lost_context(dev
);
810 OUT_RING(INST_PARSER_CLIENT
| INST_OP_FLUSH
| INST_FLUSH_MAP_CACHE
);
814 BEGIN_LP_RING(I810_DEST_SETUP_SIZE
+ 2);
815 /* On i815 at least ASYNC is buggy */
816 /* pitch<<5 is from 11.2.8 p158,
817 its the pitch / 8 then left shifted 8,
818 so (pitch >> 3) << 8 */
819 OUT_RING(CMD_OP_FRONTBUFFER_INFO
| (pitch
<< 5) /*| ASYNC_FLIP */ );
820 if (dev_priv
->current_page
== 0) {
821 OUT_RING(dev_priv
->back_offset
);
822 dev_priv
->current_page
= 1;
824 OUT_RING(dev_priv
->front_offset
);
825 dev_priv
->current_page
= 0;
831 OUT_RING(CMD_OP_WAIT_FOR_EVENT
| WAIT_FOR_PLANE_A_FLIP
);
835 /* Increment the frame counter. The client-side 3D driver must
836 * throttle the framerate by waiting for this value before
837 * performing the swapbuffer ioctl.
839 dev_priv
->sarea_priv
->pf_current_page
= dev_priv
->current_page
;
843 static void i810_dma_quiescent(struct drm_device
* dev
)
845 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
848 i810_kernel_lost_context(dev
);
851 OUT_RING(INST_PARSER_CLIENT
| INST_OP_FLUSH
| INST_FLUSH_MAP_CACHE
);
852 OUT_RING(CMD_REPORT_HEAD
);
857 i810_wait_ring(dev
, dev_priv
->ring
.Size
- 8);
860 static int i810_flush_queue(struct drm_device
* dev
)
862 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
863 struct drm_device_dma
*dma
= dev
->dma
;
867 i810_kernel_lost_context(dev
);
870 OUT_RING(CMD_REPORT_HEAD
);
874 i810_wait_ring(dev
, dev_priv
->ring
.Size
- 8);
876 for (i
= 0; i
< dma
->buf_count
; i
++) {
877 struct drm_buf
*buf
= dma
->buflist
[i
];
878 drm_i810_buf_priv_t
*buf_priv
= buf
->dev_private
;
880 int used
= cmpxchg(buf_priv
->in_use
, I810_BUF_HARDWARE
,
883 if (used
== I810_BUF_HARDWARE
)
884 DRM_DEBUG("reclaimed from HARDWARE\n");
885 if (used
== I810_BUF_CLIENT
)
886 DRM_DEBUG("still on client\n");
892 /* Must be called with the lock held */
893 static void i810_reclaim_buffers(struct drm_device
* dev
,
894 struct drm_file
*file_priv
)
896 struct drm_device_dma
*dma
= dev
->dma
;
901 if (!dev
->dev_private
)
906 i810_flush_queue(dev
);
908 for (i
= 0; i
< dma
->buf_count
; i
++) {
909 struct drm_buf
*buf
= dma
->buflist
[i
];
910 drm_i810_buf_priv_t
*buf_priv
= buf
->dev_private
;
912 if (buf
->file_priv
== file_priv
&& buf_priv
) {
913 int used
= cmpxchg(buf_priv
->in_use
, I810_BUF_CLIENT
,
916 if (used
== I810_BUF_CLIENT
)
917 DRM_DEBUG("reclaimed from client\n");
918 if (buf_priv
->currently_mapped
== I810_BUF_MAPPED
)
919 buf_priv
->currently_mapped
= I810_BUF_UNMAPPED
;
924 static int i810_flush_ioctl(struct drm_device
*dev
, void *data
,
925 struct drm_file
*file_priv
)
927 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
929 i810_flush_queue(dev
);
933 static int i810_dma_vertex(struct drm_device
*dev
, void *data
,
934 struct drm_file
*file_priv
)
936 struct drm_device_dma
*dma
= dev
->dma
;
937 drm_i810_private_t
*dev_priv
= (drm_i810_private_t
*) dev
->dev_private
;
938 u32
*hw_status
= dev_priv
->hw_status_page
;
939 drm_i810_sarea_t
*sarea_priv
= (drm_i810_sarea_t
*)
940 dev_priv
->sarea_priv
;
941 drm_i810_vertex_t
*vertex
= data
;
943 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
945 DRM_DEBUG("idx %d used %d discard %d\n",
946 vertex
->idx
, vertex
->used
, vertex
->discard
);
948 if (vertex
->idx
< 0 || vertex
->idx
> dma
->buf_count
)
951 i810_dma_dispatch_vertex(dev
,
952 dma
->buflist
[vertex
->idx
],
953 vertex
->discard
, vertex
->used
);
955 atomic_add(vertex
->used
, &dev
->counts
[_DRM_STAT_SECONDARY
]);
956 atomic_inc(&dev
->counts
[_DRM_STAT_DMA
]);
957 sarea_priv
->last_enqueue
= dev_priv
->counter
- 1;
958 sarea_priv
->last_dispatch
= (int)hw_status
[5];
963 static int i810_clear_bufs(struct drm_device
*dev
, void *data
,
964 struct drm_file
*file_priv
)
966 drm_i810_clear_t
*clear
= data
;
968 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
970 /* GH: Someone's doing nasty things... */
971 if (!dev
->dev_private
) {
975 i810_dma_dispatch_clear(dev
, clear
->flags
,
976 clear
->clear_color
, clear
->clear_depth
);
980 static int i810_swap_bufs(struct drm_device
*dev
, void *data
,
981 struct drm_file
*file_priv
)
985 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
987 i810_dma_dispatch_swap(dev
);
991 static int i810_getage(struct drm_device
*dev
, void *data
,
992 struct drm_file
*file_priv
)
994 drm_i810_private_t
*dev_priv
= (drm_i810_private_t
*) dev
->dev_private
;
995 u32
*hw_status
= dev_priv
->hw_status_page
;
996 drm_i810_sarea_t
*sarea_priv
= (drm_i810_sarea_t
*)
997 dev_priv
->sarea_priv
;
999 sarea_priv
->last_dispatch
= (int)hw_status
[5];
1003 static int i810_getbuf(struct drm_device
*dev
, void *data
,
1004 struct drm_file
*file_priv
)
1007 drm_i810_dma_t
*d
= data
;
1008 drm_i810_private_t
*dev_priv
= (drm_i810_private_t
*) dev
->dev_private
;
1009 u32
*hw_status
= dev_priv
->hw_status_page
;
1010 drm_i810_sarea_t
*sarea_priv
= (drm_i810_sarea_t
*)
1011 dev_priv
->sarea_priv
;
1013 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
1017 retcode
= i810_dma_get_buffer(dev
, d
, file_priv
);
1019 DRM_DEBUG("i810_dma: %d returning %d, granted = %d\n",
1020 task_pid_nr(current
), retcode
, d
->granted
);
1022 sarea_priv
->last_dispatch
= (int)hw_status
[5];
1027 static int i810_copybuf(struct drm_device
*dev
, void *data
,
1028 struct drm_file
*file_priv
)
1030 /* Never copy - 2.4.x doesn't need it */
1034 static int i810_docopy(struct drm_device
*dev
, void *data
,
1035 struct drm_file
*file_priv
)
1037 /* Never copy - 2.4.x doesn't need it */
1041 static void i810_dma_dispatch_mc(struct drm_device
* dev
, struct drm_buf
* buf
, int used
,
1042 unsigned int last_render
)
1044 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
1045 drm_i810_buf_priv_t
*buf_priv
= buf
->dev_private
;
1046 drm_i810_sarea_t
*sarea_priv
= dev_priv
->sarea_priv
;
1047 unsigned long address
= (unsigned long)buf
->bus_address
;
1048 unsigned long start
= address
- dev
->agp
->base
;
1052 i810_kernel_lost_context(dev
);
1054 u
= cmpxchg(buf_priv
->in_use
, I810_BUF_CLIENT
, I810_BUF_HARDWARE
);
1055 if (u
!= I810_BUF_CLIENT
) {
1056 DRM_DEBUG("MC found buffer that isn't mine!\n");
1059 if (used
> 4 * 1024)
1062 sarea_priv
->dirty
= 0x7f;
1064 DRM_DEBUG("addr 0x%lx, used 0x%x\n", address
, used
);
1066 dev_priv
->counter
++;
1067 DRM_DEBUG("dispatch counter : %ld\n", dev_priv
->counter
);
1068 DRM_DEBUG("start : %lx\n", start
);
1069 DRM_DEBUG("used : %d\n", used
);
1070 DRM_DEBUG("start + used - 4 : %ld\n", start
+ used
- 4);
1072 if (buf_priv
->currently_mapped
== I810_BUF_MAPPED
) {
1074 *(u32
*) ((char *) buf_priv
->virtual + used
) = 0;
1078 i810_unmap_buffer(buf
);
1081 OUT_RING(CMD_OP_BATCH_BUFFER
);
1082 OUT_RING(start
| BB1_PROTECTED
);
1083 OUT_RING(start
+ used
- 4);
1088 OUT_RING(CMD_STORE_DWORD_IDX
);
1089 OUT_RING(buf_priv
->my_use_idx
);
1090 OUT_RING(I810_BUF_FREE
);
1093 OUT_RING(CMD_STORE_DWORD_IDX
);
1095 OUT_RING(last_render
);
1100 static int i810_dma_mc(struct drm_device
*dev
, void *data
,
1101 struct drm_file
*file_priv
)
1103 struct drm_device_dma
*dma
= dev
->dma
;
1104 drm_i810_private_t
*dev_priv
= (drm_i810_private_t
*) dev
->dev_private
;
1105 u32
*hw_status
= dev_priv
->hw_status_page
;
1106 drm_i810_sarea_t
*sarea_priv
= (drm_i810_sarea_t
*)
1107 dev_priv
->sarea_priv
;
1108 drm_i810_mc_t
*mc
= data
;
1110 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
1112 if (mc
->idx
>= dma
->buf_count
|| mc
->idx
< 0)
1115 i810_dma_dispatch_mc(dev
, dma
->buflist
[mc
->idx
], mc
->used
,
1118 atomic_add(mc
->used
, &dev
->counts
[_DRM_STAT_SECONDARY
]);
1119 atomic_inc(&dev
->counts
[_DRM_STAT_DMA
]);
1120 sarea_priv
->last_enqueue
= dev_priv
->counter
- 1;
1121 sarea_priv
->last_dispatch
= (int)hw_status
[5];
1126 static int i810_rstatus(struct drm_device
*dev
, void *data
,
1127 struct drm_file
*file_priv
)
1129 drm_i810_private_t
*dev_priv
= (drm_i810_private_t
*) dev
->dev_private
;
1131 return (int)(((u32
*) (dev_priv
->hw_status_page
))[4]);
1134 static int i810_ov0_info(struct drm_device
*dev
, void *data
,
1135 struct drm_file
*file_priv
)
1137 drm_i810_private_t
*dev_priv
= (drm_i810_private_t
*) dev
->dev_private
;
1138 drm_i810_overlay_t
*ov
= data
;
1140 ov
->offset
= dev_priv
->overlay_offset
;
1141 ov
->physical
= dev_priv
->overlay_physical
;
1146 static int i810_fstatus(struct drm_device
*dev
, void *data
,
1147 struct drm_file
*file_priv
)
1149 drm_i810_private_t
*dev_priv
= (drm_i810_private_t
*) dev
->dev_private
;
1151 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
1152 return I810_READ(0x30008);
1155 static int i810_ov0_flip(struct drm_device
*dev
, void *data
,
1156 struct drm_file
*file_priv
)
1158 drm_i810_private_t
*dev_priv
= (drm_i810_private_t
*) dev
->dev_private
;
1160 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
1162 //Tell the overlay to update
1163 I810_WRITE(0x30000, dev_priv
->overlay_physical
| 0x80000000);
1168 /* Not sure why this isn't set all the time:
1170 static void i810_do_init_pageflip(struct drm_device
* dev
)
1172 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
1175 dev_priv
->page_flipping
= 1;
1176 dev_priv
->current_page
= 0;
1177 dev_priv
->sarea_priv
->pf_current_page
= dev_priv
->current_page
;
1180 static int i810_do_cleanup_pageflip(struct drm_device
* dev
)
1182 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
1185 if (dev_priv
->current_page
!= 0)
1186 i810_dma_dispatch_flip(dev
);
1188 dev_priv
->page_flipping
= 0;
1192 static int i810_flip_bufs(struct drm_device
*dev
, void *data
,
1193 struct drm_file
*file_priv
)
1195 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
1199 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
1201 if (!dev_priv
->page_flipping
)
1202 i810_do_init_pageflip(dev
);
1204 i810_dma_dispatch_flip(dev
);
1208 int i810_driver_load(struct drm_device
*dev
, unsigned long flags
)
1210 /* i810 has 4 more counters */
1212 dev
->types
[6] = _DRM_STAT_IRQ
;
1213 dev
->types
[7] = _DRM_STAT_PRIMARY
;
1214 dev
->types
[8] = _DRM_STAT_SECONDARY
;
1215 dev
->types
[9] = _DRM_STAT_DMA
;
1220 void i810_driver_lastclose(struct drm_device
* dev
)
1222 i810_dma_cleanup(dev
);
1225 void i810_driver_preclose(struct drm_device
* dev
, struct drm_file
*file_priv
)
1227 if (dev
->dev_private
) {
1228 drm_i810_private_t
*dev_priv
= dev
->dev_private
;
1229 if (dev_priv
->page_flipping
) {
1230 i810_do_cleanup_pageflip(dev
);
1235 void i810_driver_reclaim_buffers_locked(struct drm_device
* dev
,
1236 struct drm_file
*file_priv
)
1238 i810_reclaim_buffers(dev
, file_priv
);
1241 int i810_driver_dma_quiescent(struct drm_device
* dev
)
1243 i810_dma_quiescent(dev
);
1247 struct drm_ioctl_desc i810_ioctls
[] = {
1248 DRM_IOCTL_DEF(DRM_I810_INIT
, i810_dma_init
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
1249 DRM_IOCTL_DEF(DRM_I810_VERTEX
, i810_dma_vertex
, DRM_AUTH
),
1250 DRM_IOCTL_DEF(DRM_I810_CLEAR
, i810_clear_bufs
, DRM_AUTH
),
1251 DRM_IOCTL_DEF(DRM_I810_FLUSH
, i810_flush_ioctl
, DRM_AUTH
),
1252 DRM_IOCTL_DEF(DRM_I810_GETAGE
, i810_getage
, DRM_AUTH
),
1253 DRM_IOCTL_DEF(DRM_I810_GETBUF
, i810_getbuf
, DRM_AUTH
),
1254 DRM_IOCTL_DEF(DRM_I810_SWAP
, i810_swap_bufs
, DRM_AUTH
),
1255 DRM_IOCTL_DEF(DRM_I810_COPY
, i810_copybuf
, DRM_AUTH
),
1256 DRM_IOCTL_DEF(DRM_I810_DOCOPY
, i810_docopy
, DRM_AUTH
),
1257 DRM_IOCTL_DEF(DRM_I810_OV0INFO
, i810_ov0_info
, DRM_AUTH
),
1258 DRM_IOCTL_DEF(DRM_I810_FSTATUS
, i810_fstatus
, DRM_AUTH
),
1259 DRM_IOCTL_DEF(DRM_I810_OV0FLIP
, i810_ov0_flip
, DRM_AUTH
),
1260 DRM_IOCTL_DEF(DRM_I810_MC
, i810_dma_mc
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
1261 DRM_IOCTL_DEF(DRM_I810_RSTATUS
, i810_rstatus
, DRM_AUTH
),
1262 DRM_IOCTL_DEF(DRM_I810_FLIP
, i810_flip_bufs
, DRM_AUTH
)
1265 int i810_max_ioctl
= DRM_ARRAY_SIZE(i810_ioctls
);
1268 * Determine if the device really is AGP or not.
1270 * All Intel graphics chipsets are treated as AGP, even if they are really
1273 * \param dev The device to be tested.
1276 * A value of 1 is always retured to indictate every i810 is AGP.
1278 int i810_driver_device_is_agp(struct drm_device
* dev
)