2 * Device Tree Include file for Marvell Armada XP family SoC
4 * Copyright (C) 2012 Marvell
6 * Lior Amsalem <alior@marvell.com>
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9 * Ben Dooks <ben.dooks@codethink.co.uk>
11 * This file is dual-licensed: you can use it either under the terms
12 * of the GPL or the X11 license, at your option. Note that this dual
13 * licensing only applies to this file, and not this project as a
16 * a) This file is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of the
19 * License, or (at your option) any later version.
21 * This file is distributed in the hope that it will be useful
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
28 * b) Permission is hereby granted, free of charge, to any person
29 * obtaining a copy of this software and associated documentation
30 * files (the "Software"), to deal in the Software without
31 * restriction, including without limitation the rights to use
32 * copy, modify, merge, publish, distribute, sublicense, and/or
33 * sell copies of the Software, and to permit persons to whom the
34 * Software is furnished to do so, subject to the following
37 * The above copyright notice and this permission notice shall be
38 * included in all copies or substantial portions of the Software.
40 * THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
41 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
42 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
43 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
44 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
45 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
46 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
47 * OTHER DEALINGS IN THE SOFTWARE.
49 * Contains definitions specific to the Armada XP SoC that are not
50 * common to all Armada SoCs.
53 #include "armada-370-xp.dtsi"
56 model = "Marvell Armada XP family SoC";
57 compatible = "marvell,armadaxp", "marvell,armada-370-xp";
65 compatible = "marvell,armadaxp-mbus", "simple-bus";
68 compatible = "marvell,bootrom";
69 reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>;
74 compatible = "marvell,armada-xp-sdram-controller";
79 compatible = "marvell,aurora-system-cache";
80 reg = <0x08000 0x1000>;
81 cache-id-part = <0x100>;
88 compatible = "marvell,armada-xp-spi",
90 pinctrl-0 = <&spi0_pins>;
91 pinctrl-names = "default";
95 compatible = "marvell,armada-xp-spi",
101 compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c";
102 reg = <0x11000 0x100>;
106 compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c";
107 reg = <0x11100 0x100>;
110 uart2: serial@12200 {
111 compatible = "snps,dw-apb-uart";
112 pinctrl-0 = <&uart2_pins>;
113 pinctrl-names = "default";
114 reg = <0x12200 0x100>;
118 clocks = <&coreclk 0>;
122 uart3: serial@12300 {
123 compatible = "snps,dw-apb-uart";
124 pinctrl-0 = <&uart3_pins>;
125 pinctrl-names = "default";
126 reg = <0x12300 0x100>;
130 clocks = <&coreclk 0>;
134 system-controller@18200 {
135 compatible = "marvell,armada-370-xp-system-controller";
136 reg = <0x18200 0x500>;
139 gateclk: clock-gating-control@18220 {
140 compatible = "marvell,armada-xp-gating-clock";
142 clocks = <&coreclk 0>;
146 coreclk: mvebu-sar@18230 {
147 compatible = "marvell,armada-xp-core-clock";
148 reg = <0x18230 0x08>;
153 compatible = "marvell,armadaxp-thermal";
159 cpuclk: clock-complex@18700 {
161 compatible = "marvell,armada-xp-cpu-clock";
162 reg = <0x18700 0x24>, <0x1c054 0x10>;
163 clocks = <&coreclk 1>;
166 interrupt-controller@20a00 {
167 reg = <0x20a00 0x2d0>, <0x21070 0x58>;
171 compatible = "marvell,armada-xp-timer";
172 clocks = <&coreclk 2>, <&refclk>;
173 clock-names = "nbclk", "fixed";
177 compatible = "marvell,armada-xp-wdt";
178 clocks = <&coreclk 2>, <&refclk>;
179 clock-names = "nbclk", "fixed";
183 compatible = "marvell,armada-370-cpu-reset";
184 reg = <0x20800 0x20>;
188 compatible = "marvell,armada-xp-cpu-config";
192 eth2: ethernet@30000 {
193 compatible = "marvell,armada-xp-neta";
194 reg = <0x30000 0x4000>;
196 clocks = <&gateclk 2>;
201 clocks = <&gateclk 18>;
205 clocks = <&gateclk 19>;
209 compatible = "marvell,orion-ehci";
210 reg = <0x52000 0x500>;
212 clocks = <&gateclk 20>;
217 compatible = "marvell,orion-xor";
220 clocks = <&gateclk 22>;
237 compatible = "marvell,armada-xp-neta";
241 compatible = "marvell,armada-xp-neta";
245 compatible = "marvell,armada-xp-crypto";
246 reg = <0x90000 0x10000>;
248 interrupts = <48>, <49>;
249 clocks = <&gateclk 23>, <&gateclk 23>;
250 clock-names = "cesa0", "cesa1";
251 marvell,crypto-srams = <&crypto_sram0>,
253 marvell,crypto-sram-size = <0x800>;
257 compatible = "marvell,armada-380-neta-bm";
258 reg = <0xc0000 0xac>;
259 clocks = <&gateclk 13>;
260 internal-mem = <&bm_bppi>;
265 compatible = "marvell,orion-xor";
268 clocks = <&gateclk 28>;
285 crypto_sram0: sa-sram0 {
286 compatible = "mmio-sram";
287 reg = <MBUS_ID(0x09, 0x09) 0 0x800>;
288 clocks = <&gateclk 23>;
289 #address-cells = <1>;
291 ranges = <0 MBUS_ID(0x09, 0x09) 0 0x800>;
294 crypto_sram1: sa-sram1 {
295 compatible = "mmio-sram";
296 reg = <MBUS_ID(0x09, 0x05) 0 0x800>;
297 clocks = <&gateclk 23>;
298 #address-cells = <1>;
300 ranges = <0 MBUS_ID(0x09, 0x05) 0 0x800>;
304 compatible = "mmio-sram";
305 reg = <MBUS_ID(0x0c, 0x04) 0 0x100000>;
306 ranges = <0 MBUS_ID(0x0c, 0x04) 0 0x100000>;
307 #address-cells = <1>;
309 clocks = <&gateclk 13>;
316 /* 25 MHz reference crystal */
318 compatible = "fixed-clock";
320 clock-frequency = <25000000>;
326 ge0_gmii_pins: ge0-gmii-pins {
328 "mpp0", "mpp1", "mpp2", "mpp3",
329 "mpp4", "mpp5", "mpp6", "mpp7",
330 "mpp8", "mpp9", "mpp10", "mpp11",
331 "mpp12", "mpp13", "mpp14", "mpp15",
332 "mpp16", "mpp17", "mpp18", "mpp19",
333 "mpp20", "mpp21", "mpp22", "mpp23";
334 marvell,function = "ge0";
337 ge0_rgmii_pins: ge0-rgmii-pins {
339 "mpp0", "mpp1", "mpp2", "mpp3",
340 "mpp4", "mpp5", "mpp6", "mpp7",
341 "mpp8", "mpp9", "mpp10", "mpp11";
342 marvell,function = "ge0";
345 ge1_rgmii_pins: ge1-rgmii-pins {
347 "mpp12", "mpp13", "mpp14", "mpp15",
348 "mpp16", "mpp17", "mpp18", "mpp19",
349 "mpp20", "mpp21", "mpp22", "mpp23";
350 marvell,function = "ge1";
353 sdio_pins: sdio-pins {
354 marvell,pins = "mpp30", "mpp31", "mpp32",
355 "mpp33", "mpp34", "mpp35";
356 marvell,function = "sd0";
359 spi0_pins: spi0-pins {
360 marvell,pins = "mpp36", "mpp37",
362 marvell,function = "spi0";
365 uart2_pins: uart2-pins {
366 marvell,pins = "mpp42", "mpp43";
367 marvell,function = "uart2";
370 uart3_pins: uart3-pins {
371 marvell,pins = "mpp44", "mpp45";
372 marvell,function = "uart3";