2 * at91sam9263.dtsi - Device Tree Include file for AT91SAM9263 family SoC
4 * Copyright (C) 2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
6 * Licensed under GPLv2 only.
9 #include "skeleton.dtsi"
10 #include <dt-bindings/pinctrl/at91.h>
11 #include <dt-bindings/interrupt-controller/irq.h>
12 #include <dt-bindings/gpio/gpio.h>
13 #include <dt-bindings/clock/at91.h>
16 model = "Atmel AT91SAM9263 family SoC";
17 compatible = "atmel,at91sam9263";
18 interrupt-parent = <&aic>;
42 compatible = "arm,arm926ej-s";
48 reg = <0x20000000 0x08000000>;
52 main_xtal: main_xtal {
53 compatible = "fixed-clock";
55 clock-frequency = <0>;
58 slow_xtal: slow_xtal {
59 compatible = "fixed-clock";
61 clock-frequency = <0>;
65 sram0: sram@00300000 {
66 compatible = "mmio-sram";
67 reg = <0x00300000 0x14000>;
70 sram1: sram@00500000 {
71 compatible = "mmio-sram";
72 reg = <0x00500000 0x4000>;
76 compatible = "simple-bus";
82 compatible = "simple-bus";
87 aic: interrupt-controller@fffff000 {
88 #interrupt-cells = <3>;
89 compatible = "atmel,at91rm9200-aic";
91 reg = <0xfffff000 0x200>;
92 atmel,external-irqs = <30 31>;
96 compatible = "atmel,at91rm9200-pmc", "syscon";
97 reg = <0xfffffc00 0x100>;
98 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
100 #address-cells = <1>;
102 #interrupt-cells = <1>;
105 compatible = "atmel,at91rm9200-clk-main-osc";
107 interrupts-extended = <&pmc AT91_PMC_MOSCS>;
108 clocks = <&main_xtal>;
112 compatible = "atmel,at91rm9200-clk-main";
114 clocks = <&main_osc>;
118 compatible = "atmel,at91rm9200-clk-pll";
120 interrupts-extended = <&pmc AT91_PMC_LOCKA>;
123 atmel,clk-input-range = <1000000 32000000>;
124 #atmel,pll-clk-output-range-cells = <4>;
125 atmel,pll-clk-output-ranges = <80000000 200000000 0 1>,
126 <190000000 240000000 2 1>;
130 compatible = "atmel,at91rm9200-clk-pll";
132 interrupts-extended = <&pmc AT91_PMC_LOCKB>;
135 atmel,clk-input-range = <1000000 32000000>;
136 #atmel,pll-clk-output-range-cells = <4>;
137 atmel,pll-clk-output-ranges = <80000000 200000000 0 1>,
138 <190000000 240000000 2 1>;
142 compatible = "atmel,at91rm9200-clk-master";
144 interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
145 clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
146 atmel,clk-output-range = <0 120000000>;
147 atmel,clk-divisors = <1 2 4 0>;
151 compatible = "atmel,at91rm9200-clk-usb";
153 atmel,clk-divisors = <1 2 4 0>;
158 compatible = "atmel,at91rm9200-clk-programmable";
159 #address-cells = <1>;
161 interrupt-parent = <&pmc>;
162 clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
167 interrupts = <AT91_PMC_PCKRDY(0)>;
173 interrupts = <AT91_PMC_PCKRDY(1)>;
179 interrupts = <AT91_PMC_PCKRDY(2)>;
185 interrupts = <AT91_PMC_PCKRDY(3)>;
190 compatible = "atmel,at91rm9200-clk-system";
191 #address-cells = <1>;
232 compatible = "atmel,at91rm9200-clk-peripheral";
233 #address-cells = <1>;
247 pioCDE_clk: pioCDE_clk {
252 usart0_clk: usart0_clk {
257 usart1_clk: usart1_clk {
262 usart2_clk: usart2_clk {
322 macb0_clk: macb0_clk {
359 ramc0: ramc@ffffe200 {
360 compatible = "atmel,at91sam9260-sdramc";
361 reg = <0xffffe200 0x200>;
364 ramc1: ramc@ffffe800 {
365 compatible = "atmel,at91sam9260-sdramc";
366 reg = <0xffffe800 0x200>;
369 pit: timer@fffffd30 {
370 compatible = "atmel,at91sam9260-pit";
371 reg = <0xfffffd30 0xf>;
372 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
376 tcb0: timer@fff7c000 {
377 compatible = "atmel,at91rm9200-tcb";
378 reg = <0xfff7c000 0x100>;
379 interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
380 clocks = <&tcb_clk>, <&slow_xtal>;
381 clock-names = "t0_clk", "slow_clk";
385 compatible = "atmel,at91sam9260-rstc";
386 reg = <0xfffffd00 0x10>;
387 clocks = <&slow_xtal>;
391 compatible = "atmel,at91sam9260-shdwc";
392 reg = <0xfffffd10 0x10>;
393 clocks = <&slow_xtal>;
397 #address-cells = <1>;
399 compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
400 ranges = <0xfffff200 0xfffff200 0xa00>;
404 0xfffffffb 0xffffe07f /* pioA */
405 0x0007ffff 0x39072fff /* pioB */
406 0xffffffff 0x3ffffff8 /* pioC */
407 0xfffffbff 0xffffffff /* pioD */
408 0xffe00fff 0xfbfcff00 /* pioE */
411 /* shared pinctrl settings */
413 pinctrl_dbgu: dbgu-0 {
415 <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC30 periph A */
416 AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC31 periph with pullup */
421 pinctrl_usart0: usart0-0 {
423 <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA26 periph A with pullup */
424 AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA27 periph A */
427 pinctrl_usart0_rts: usart0_rts-0 {
429 <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA28 periph A */
432 pinctrl_usart0_cts: usart0_cts-0 {
434 <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA29 periph A */
439 pinctrl_usart1: usart1-0 {
441 <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A with pullup */
442 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD1 periph A */
445 pinctrl_usart1_rts: usart1_rts-0 {
447 <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD7 periph B */
450 pinctrl_usart1_cts: usart1_cts-0 {
452 <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD8 periph B */
457 pinctrl_usart2: usart2-0 {
459 <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A with pullup */
460 AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD3 periph A */
463 pinctrl_usart2_rts: usart2_rts-0 {
465 <AT91_PIOD 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD5 periph B */
468 pinctrl_usart2_cts: usart2_cts-0 {
470 <AT91_PIOD 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD6 periph B */
475 pinctrl_nand: nand-0 {
477 <AT91_PIOA 22 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PA22 gpio RDY pin pull_up*/
478 AT91_PIOD 15 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PD15 gpio enable pin pull_up */
483 pinctrl_macb_rmii: macb_rmii-0 {
485 <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
486 AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */
487 AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */
488 AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */
489 AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */
490 AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */
491 AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */
492 AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */
493 AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */
494 AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */
497 pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
499 <AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC20 periph B */
500 AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC21 periph B */
501 AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC22 periph B */
502 AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC23 periph B */
503 AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC24 periph B */
504 AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
505 AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC27 periph B */
506 AT91_PIOE 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE22 periph B */
511 pinctrl_mmc0_clk: mmc0_clk-0 {
513 <AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA12 periph A */
516 pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
518 <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
519 AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA0 periph A with pullup */
522 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
524 <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
525 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
526 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
529 pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
531 <AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
532 AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA17 periph A with pullup */
535 pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
537 <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
538 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
539 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
544 pinctrl_mmc1_clk: mmc1_clk-0 {
546 <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
549 pinctrl_mmc1_slot0_cmd_dat0: mmc1_slot0_cmd_dat0-0 {
551 <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
552 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA8 periph A with pullup */
555 pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
557 <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA9 periph A with pullup */
558 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA10 periph A with pullup */
559 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA11 periph A with pullup */
562 pinctrl_mmc1_slot1_cmd_dat0: mmc1_slot1_cmd_dat0-0 {
564 <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA21 periph A with pullup */
565 AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA22 periph A with pullup */
568 pinctrl_mmc1_slot1_dat1_3: mmc1_slot1_dat1_3-0 {
570 <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA23 periph A with pullup */
571 AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
572 AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA25 periph A with pullup */
577 pinctrl_ssc0_tx: ssc0_tx-0 {
579 <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB0 periph B */
580 AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB1 periph B */
581 AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
584 pinctrl_ssc0_rx: ssc0_rx-0 {
586 <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B */
587 AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B */
588 AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B */
593 pinctrl_ssc1_tx: ssc1_tx-0 {
595 <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
596 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
597 AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
600 pinctrl_ssc1_rx: ssc1_rx-0 {
602 <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
603 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
604 AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
609 pinctrl_spi0: spi0-0 {
611 <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA0 periph B SPI0_MISO pin */
612 AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA1 periph B SPI0_MOSI pin */
613 AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA2 periph B SPI0_SPCK pin */
618 pinctrl_spi1: spi1-0 {
620 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A SPI1_MISO pin */
621 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A SPI1_MOSI pin */
622 AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A SPI1_SPCK pin */
627 pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
628 atmel,pins = <AT91_PIOB 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
631 pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
632 atmel,pins = <AT91_PIOC 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
635 pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
636 atmel,pins = <AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE>;
639 pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
640 atmel,pins = <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
643 pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
644 atmel,pins = <AT91_PIOE 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
647 pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
648 atmel,pins = <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
651 pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
652 atmel,pins = <AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
655 pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
656 atmel,pins = <AT91_PIOE 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
659 pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
660 atmel,pins = <AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
667 <AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A */
668 AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A */
669 AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A */
670 AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB9 periph B */
671 AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A */
672 AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A */
673 AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A */
674 AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC9 periph A */
675 AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC10 periph A */
676 AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC11 periph A */
677 AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC14 periph A */
678 AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A */
679 AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A */
680 AT91_PIOC 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC12 periph B */
681 AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC18 periph A */
682 AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A */
683 AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A */
684 AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A */
685 AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC24 periph A */
686 AT91_PIOC 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC17 periph B */
687 AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC26 periph A */
688 AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC27 periph A */
693 pinctrl_can_rx_tx: can_rx_tx {
695 <AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* CANRX, conflicts with IRQ0 */
696 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* CANTX, conflicts with PCK0 */
701 pinctrl_ac97: ac97-0 {
703 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A AC97FS pin */
704 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A AC97CK pin */
705 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A AC97TX pin */
706 AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A AC97RX pin */
710 pioA: gpio@fffff200 {
711 compatible = "atmel,at91rm9200-gpio";
712 reg = <0xfffff200 0x200>;
713 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
716 interrupt-controller;
717 #interrupt-cells = <2>;
718 clocks = <&pioA_clk>;
721 pioB: gpio@fffff400 {
722 compatible = "atmel,at91rm9200-gpio";
723 reg = <0xfffff400 0x200>;
724 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
727 interrupt-controller;
728 #interrupt-cells = <2>;
729 clocks = <&pioB_clk>;
732 pioC: gpio@fffff600 {
733 compatible = "atmel,at91rm9200-gpio";
734 reg = <0xfffff600 0x200>;
735 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
738 interrupt-controller;
739 #interrupt-cells = <2>;
740 clocks = <&pioCDE_clk>;
743 pioD: gpio@fffff800 {
744 compatible = "atmel,at91rm9200-gpio";
745 reg = <0xfffff800 0x200>;
746 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
749 interrupt-controller;
750 #interrupt-cells = <2>;
751 clocks = <&pioCDE_clk>;
754 pioE: gpio@fffffa00 {
755 compatible = "atmel,at91rm9200-gpio";
756 reg = <0xfffffa00 0x200>;
757 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
760 interrupt-controller;
761 #interrupt-cells = <2>;
762 clocks = <&pioCDE_clk>;
766 dbgu: serial@ffffee00 {
767 compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
768 reg = <0xffffee00 0x200>;
769 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
770 pinctrl-names = "default";
771 pinctrl-0 = <&pinctrl_dbgu>;
773 clock-names = "usart";
777 usart0: serial@fff8c000 {
778 compatible = "atmel,at91sam9260-usart";
779 reg = <0xfff8c000 0x200>;
780 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
783 pinctrl-names = "default";
784 pinctrl-0 = <&pinctrl_usart0>;
785 clocks = <&usart0_clk>;
786 clock-names = "usart";
790 usart1: serial@fff90000 {
791 compatible = "atmel,at91sam9260-usart";
792 reg = <0xfff90000 0x200>;
793 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
796 pinctrl-names = "default";
797 pinctrl-0 = <&pinctrl_usart1>;
798 clocks = <&usart1_clk>;
799 clock-names = "usart";
803 usart2: serial@fff94000 {
804 compatible = "atmel,at91sam9260-usart";
805 reg = <0xfff94000 0x200>;
806 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
809 pinctrl-names = "default";
810 pinctrl-0 = <&pinctrl_usart2>;
811 clocks = <&usart2_clk>;
812 clock-names = "usart";
817 compatible = "atmel,at91rm9200-ssc";
818 reg = <0xfff98000 0x4000>;
819 interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
820 pinctrl-names = "default";
821 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
822 clocks = <&ssc0_clk>;
823 clock-names = "pclk";
828 compatible = "atmel,at91rm9200-ssc";
829 reg = <0xfff9c000 0x4000>;
830 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
831 pinctrl-names = "default";
832 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
833 clocks = <&ssc1_clk>;
834 clock-names = "pclk";
838 ac97: sound@fffa0000 {
839 compatible = "atmel,at91sam9263-ac97c";
840 reg = <0xfffa0000 0x4000>;
841 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 5>;
842 pinctrl-names = "default";
843 pinctrl-0 = <&pinctrl_ac97>;
844 clocks = <&ac97_clk>;
845 clock-names = "ac97_clk";
849 macb0: ethernet@fffbc000 {
850 compatible = "cdns,at91sam9260-macb", "cdns,macb";
851 reg = <0xfffbc000 0x100>;
852 interrupts = <21 IRQ_TYPE_LEVEL_HIGH 3>;
853 pinctrl-names = "default";
854 pinctrl-0 = <&pinctrl_macb_rmii>;
855 clocks = <&macb0_clk>, <&macb0_clk>;
856 clock-names = "hclk", "pclk";
860 usb1: gadget@fff78000 {
861 compatible = "atmel,at91sam9263-udc";
862 reg = <0xfff78000 0x4000>;
863 interrupts = <24 IRQ_TYPE_LEVEL_HIGH 2>;
864 clocks = <&udc_clk>, <&udpck>;
865 clock-names = "pclk", "hclk";
870 compatible = "atmel,at91sam9260-i2c";
871 reg = <0xfff88000 0x100>;
872 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
873 #address-cells = <1>;
875 clocks = <&twi0_clk>;
880 compatible = "atmel,hsmci";
881 reg = <0xfff80000 0x600>;
882 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
883 pinctrl-names = "default";
884 #address-cells = <1>;
886 clocks = <&mci0_clk>;
887 clock-names = "mci_clk";
892 compatible = "atmel,hsmci";
893 reg = <0xfff84000 0x600>;
894 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
895 pinctrl-names = "default";
896 #address-cells = <1>;
898 clocks = <&mci1_clk>;
899 clock-names = "mci_clk";
904 compatible = "atmel,at91sam9260-wdt";
905 reg = <0xfffffd40 0x10>;
906 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
907 clocks = <&slow_xtal>;
908 atmel,watchdog-type = "hardware";
909 atmel,reset-type = "all";
915 #address-cells = <1>;
917 compatible = "atmel,at91rm9200-spi";
918 reg = <0xfffa4000 0x200>;
919 interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
920 pinctrl-names = "default";
921 pinctrl-0 = <&pinctrl_spi0>;
922 clocks = <&spi0_clk>;
923 clock-names = "spi_clk";
928 #address-cells = <1>;
930 compatible = "atmel,at91rm9200-spi";
931 reg = <0xfffa8000 0x200>;
932 interrupts = <15 IRQ_TYPE_LEVEL_HIGH 3>;
933 pinctrl-names = "default";
934 pinctrl-0 = <&pinctrl_spi1>;
935 clocks = <&spi1_clk>;
936 clock-names = "spi_clk";
941 compatible = "atmel,at91sam9rl-pwm";
942 reg = <0xfffb8000 0x300>;
943 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 4>;
946 clock-names = "pwm_clk";
951 compatible = "atmel,at91sam9263-can";
952 reg = <0xfffac000 0x300>;
953 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 3>;
954 pinctrl-names = "default";
955 pinctrl-0 = <&pinctrl_can_rx_tx>;
957 clock-names = "can_clk";
961 compatible = "atmel,at91sam9260-rtt";
962 reg = <0xfffffd20 0x10>;
963 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
964 clocks = <&slow_xtal>;
969 compatible = "atmel,at91sam9260-rtt";
970 reg = <0xfffffd50 0x10>;
971 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
972 clocks = <&slow_xtal>;
976 gpbr: syscon@fffffd60 {
977 compatible = "atmel,at91sam9260-gpbr", "syscon";
978 reg = <0xfffffd60 0x50>;
984 compatible = "atmel,at91sam9263-lcdc";
985 reg = <0x00700000 0x1000>;
986 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 3>;
987 pinctrl-names = "default";
988 pinctrl-0 = <&pinctrl_fb>;
989 clocks = <&lcd_clk>, <&lcd_clk>;
990 clock-names = "lcdc_clk", "hclk";
994 nand0: nand@40000000 {
995 compatible = "atmel,at91rm9200-nand";
996 #address-cells = <1>;
998 reg = <0x40000000 0x10000000
1001 atmel,nand-addr-offset = <21>;
1002 atmel,nand-cmd-offset = <22>;
1003 pinctrl-names = "default";
1004 pinctrl-0 = <&pinctrl_nand>;
1005 gpios = <&pioA 22 GPIO_ACTIVE_HIGH
1006 &pioD 15 GPIO_ACTIVE_HIGH
1009 status = "disabled";
1012 usb0: ohci@00a00000 {
1013 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
1014 reg = <0x00a00000 0x100000>;
1015 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 2>;
1016 clocks = <&ohci_clk>, <&ohci_clk>, <&uhpck>;
1017 clock-names = "ohci_clk", "hclk", "uhpck";
1018 status = "disabled";
1023 compatible = "i2c-gpio";
1024 gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
1025 &pioB 5 GPIO_ACTIVE_HIGH /* scl */
1027 i2c-gpio,sda-open-drain;
1028 i2c-gpio,scl-open-drain;
1029 i2c-gpio,delay-us = <2>; /* ~100 kHz */
1030 #address-cells = <1>;
1032 status = "disabled";