2 * Samsung's Exynos4210 SoC device tree source
4 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 * Copyright (c) 2010-2011 Linaro Ltd.
9 * Samsung's Exynos4210 SoC device nodes are listed in this file. Exynos4210
10 * based board files can include this file and provide values for board specfic
13 * Note: This file does not include device nodes for all the controllers in
14 * Exynos4210 SoC. As device tree coverage for Exynos4210 increases, additional
15 * nodes can be added to this file.
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
22 #include "exynos4.dtsi"
23 #include "exynos4210-pinctrl.dtsi"
24 #include "exynos4-cpu-thermal.dtsi"
27 compatible = "samsung,exynos4210", "samsung,exynos4";
30 pinctrl0 = &pinctrl_0;
31 pinctrl1 = &pinctrl_1;
32 pinctrl2 = &pinctrl_2;
41 compatible = "arm,cortex-a9";
43 clocks = <&clock CLK_ARM_CLK>;
45 clock-latency = <160000>;
55 cooling-min-level = <4>;
56 cooling-max-level = <2>;
57 #cooling-cells = <2>; /* min followed by max */
62 compatible = "arm,cortex-a9";
67 sysram: sysram@02020000 {
68 compatible = "mmio-sram";
69 reg = <0x02020000 0x20000>;
72 ranges = <0 0x02020000 0x20000>;
75 compatible = "samsung,exynos4210-sysram";
80 compatible = "samsung,exynos4210-sysram-ns";
81 reg = <0x1f000 0x1000>;
85 pd_lcd1: lcd1-power-domain@10023CA0 {
86 compatible = "samsung,exynos4210-pd";
87 reg = <0x10023CA0 0x20>;
88 #power-domain-cells = <0>;
91 l2c: l2-cache-controller@10502000 {
92 compatible = "arm,pl310-cache";
93 reg = <0x10502000 0x1000>;
96 arm,tag-latency = <2 2 1>;
97 arm,data-latency = <2 2 1>;
101 compatible = "samsung,exynos4210-mct";
102 reg = <0x10050000 0x800>;
103 interrupt-parent = <&mct_map>;
104 interrupts = <0>, <1>, <2>, <3>, <4>, <5>;
105 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
106 clock-names = "fin_pll", "mct";
109 #interrupt-cells = <1>;
110 #address-cells = <0>;
112 interrupt-map = <0 &gic 0 57 0>,
121 clock: clock-controller@10030000 {
122 compatible = "samsung,exynos4210-clock";
123 reg = <0x10030000 0x20000>;
127 pinctrl_0: pinctrl@11400000 {
128 compatible = "samsung,exynos4210-pinctrl";
129 reg = <0x11400000 0x1000>;
130 interrupts = <0 47 0>;
133 pinctrl_1: pinctrl@11000000 {
134 compatible = "samsung,exynos4210-pinctrl";
135 reg = <0x11000000 0x1000>;
136 interrupts = <0 46 0>;
138 wakup_eint: wakeup-interrupt-controller {
139 compatible = "samsung,exynos4210-wakeup-eint";
140 interrupt-parent = <&gic>;
141 interrupts = <0 32 0>;
145 pinctrl_2: pinctrl@03860000 {
146 compatible = "samsung,exynos4210-pinctrl";
147 reg = <0x03860000 0x1000>;
151 compatible = "samsung,exynos4210-tmu";
152 interrupt-parent = <&combiner>;
153 reg = <0x100C0000 0x100>;
155 clocks = <&clock CLK_TMU_APBIF>;
156 clock-names = "tmu_apbif";
157 samsung,tmu_gain = <15>;
158 samsung,tmu_reference_voltage = <7>;
163 cpu_thermal: cpu-thermal {
164 polling-delay-passive = <0>;
166 thermal-sensors = <&tmu 0>;
169 cpu_alert0: cpu-alert-0 {
170 temperature = <85000>; /* millicelsius */
172 cpu_alert1: cpu-alert-1 {
173 temperature = <100000>; /* millicelsius */
175 cpu_alert2: cpu-alert-2 {
176 temperature = <110000>; /* millicelsius */
183 compatible = "samsung,s5pv210-g2d";
184 reg = <0x12800000 0x1000>;
185 interrupts = <0 89 0>;
186 clocks = <&clock CLK_SCLK_FIMG2D>, <&clock CLK_G2D>;
187 clock-names = "sclk_fimg2d", "fimg2d";
188 power-domains = <&pd_lcd0>;
189 iommus = <&sysmmu_g2d>;
193 clocks = <&clock CLK_SCLK_CAM0>, <&clock CLK_SCLK_CAM1>,
194 <&clock CLK_PIXELASYNCM0>, <&clock CLK_PIXELASYNCM1>;
195 clock-names = "sclk_cam0", "sclk_cam1", "pxl_async0", "pxl_async1";
197 fimc_0: fimc@11800000 {
198 samsung,pix-limits = <4224 8192 1920 4224>;
199 samsung,mainscaler-ext;
203 fimc_1: fimc@11810000 {
204 samsung,pix-limits = <4224 8192 1920 4224>;
205 samsung,mainscaler-ext;
209 fimc_2: fimc@11820000 {
210 samsung,pix-limits = <4224 8192 1920 4224>;
211 samsung,mainscaler-ext;
215 fimc_3: fimc@11830000 {
216 samsung,pix-limits = <1920 8192 1366 1920>;
217 samsung,rotators = <0>;
218 samsung,mainscaler-ext;
223 mixer: mixer@12C10000 {
224 clock-names = "mixer", "hdmi", "sclk_hdmi", "vp", "mout_mixer",
226 clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>,
227 <&clock CLK_SCLK_HDMI>, <&clock CLK_VP>,
228 <&clock CLK_MOUT_MIXER>, <&clock CLK_SCLK_MIXER>;
231 ppmu_lcd1: ppmu_lcd1@12240000 {
232 compatible = "samsung,exynos-ppmu";
233 reg = <0x12240000 0x2000>;
234 clocks = <&clock CLK_PPMULCD1>;
235 clock-names = "ppmu";
239 sysmmu_g2d: sysmmu@12A20000 {
240 compatible = "samsung,exynos-sysmmu";
241 reg = <0x12A20000 0x1000>;
242 interrupt-parent = <&combiner>;
244 clock-names = "sysmmu", "master";
245 clocks = <&clock CLK_SMMU_G2D>, <&clock CLK_G2D>;
246 power-domains = <&pd_lcd0>;
250 sysmmu_fimd1: sysmmu@12220000 {
251 compatible = "samsung,exynos-sysmmu";
252 interrupt-parent = <&combiner>;
253 reg = <0x12220000 0x1000>;
255 clock-names = "sysmmu", "master";
256 clocks = <&clock CLK_SMMU_FIMD1>, <&clock CLK_FIMD1>;
257 power-domains = <&pd_lcd1>;
262 compatible = "samsung,exynos-bus";
263 clocks = <&clock CLK_DIV_DMC>;
265 operating-points-v2 = <&bus_dmc_opp_table>;
270 compatible = "samsung,exynos-bus";
271 clocks = <&clock CLK_DIV_ACP>;
273 operating-points-v2 = <&bus_acp_opp_table>;
278 compatible = "samsung,exynos-bus";
279 clocks = <&clock CLK_ACLK100>;
281 operating-points-v2 = <&bus_peri_opp_table>;
286 compatible = "samsung,exynos-bus";
287 clocks = <&clock CLK_ACLK133>;
289 operating-points-v2 = <&bus_fsys_opp_table>;
293 bus_display: bus_display {
294 compatible = "samsung,exynos-bus";
295 clocks = <&clock CLK_ACLK160>;
297 operating-points-v2 = <&bus_display_opp_table>;
302 compatible = "samsung,exynos-bus";
303 clocks = <&clock CLK_ACLK200>;
305 operating-points-v2 = <&bus_leftbus_opp_table>;
309 bus_leftbus: bus_leftbus {
310 compatible = "samsung,exynos-bus";
311 clocks = <&clock CLK_DIV_GDL>;
313 operating-points-v2 = <&bus_leftbus_opp_table>;
317 bus_rightbus: bus_rightbus {
318 compatible = "samsung,exynos-bus";
319 clocks = <&clock CLK_DIV_GDR>;
321 operating-points-v2 = <&bus_leftbus_opp_table>;
326 compatible = "samsung,exynos-bus";
327 clocks = <&clock CLK_SCLK_MFC>;
329 operating-points-v2 = <&bus_leftbus_opp_table>;
333 bus_dmc_opp_table: opp_table1 {
334 compatible = "operating-points-v2";
338 opp-hz = /bits/ 64 <134000000>;
339 opp-microvolt = <1025000>;
342 opp-hz = /bits/ 64 <267000000>;
343 opp-microvolt = <1050000>;
346 opp-hz = /bits/ 64 <400000000>;
347 opp-microvolt = <1150000>;
351 bus_acp_opp_table: opp_table2 {
352 compatible = "operating-points-v2";
356 opp-hz = /bits/ 64 <134000000>;
359 opp-hz = /bits/ 64 <160000000>;
362 opp-hz = /bits/ 64 <200000000>;
366 bus_peri_opp_table: opp_table3 {
367 compatible = "operating-points-v2";
371 opp-hz = /bits/ 64 <5000000>;
374 opp-hz = /bits/ 64 <100000000>;
378 bus_fsys_opp_table: opp_table4 {
379 compatible = "operating-points-v2";
383 opp-hz = /bits/ 64 <10000000>;
386 opp-hz = /bits/ 64 <134000000>;
390 bus_display_opp_table: opp_table5 {
391 compatible = "operating-points-v2";
395 opp-hz = /bits/ 64 <100000000>;
398 opp-hz = /bits/ 64 <134000000>;
401 opp-hz = /bits/ 64 <160000000>;
405 bus_leftbus_opp_table: opp_table6 {
406 compatible = "operating-points-v2";
410 opp-hz = /bits/ 64 <100000000>;
413 opp-hz = /bits/ 64 <160000000>;
416 opp-hz = /bits/ 64 <200000000>;
422 cpu-offset = <0x8000>;
426 samsung,combiner-nr = <16>;
427 interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
428 <0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
429 <0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
430 <0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>;
434 power-domains = <&pd_lcd0>;
437 &pmu_system_controller {
438 clock-names = "clkout0", "clkout1", "clkout2", "clkout3",
439 "clkout4", "clkout8", "clkout9";
440 clocks = <&clock CLK_OUT_DMC>, <&clock CLK_OUT_TOP>,
441 <&clock CLK_OUT_LEFTBUS>, <&clock CLK_OUT_RIGHTBUS>,
442 <&clock CLK_OUT_CPU>, <&clock CLK_XXTI>, <&clock CLK_XUSBXTI>;
447 power-domains = <&pd_lcd0>;
451 power-domains = <&pd_lcd0>;