2 * Copyright 2013 Armadeus Systems - <support@armadeus.com>
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
12 /* APF51Dev is a docking board for the APF51 SOM */
13 #include "imx51-apf51.dts"
16 model = "Armadeus Systems APF51Dev docking/development board";
17 compatible = "armadeus,imx51-apf51dev", "armadeus,imx51-apf51", "fsl,imx51";
20 pinctrl-names = "default";
21 pinctrl-0 = <&pinctrl_backlight>;
22 compatible = "gpio-backlight";
23 gpios = <&gpio3 4 GPIO_ACTIVE_HIGH>;
28 compatible = "fsl,imx-parallel-display";
29 interface-pix-fmt = "bgr666";
30 pinctrl-names = "default";
31 pinctrl-0 = <&pinctrl_ipu_disp1>;
36 clock-frequency = <33000033>;
48 pixelclk-active = <0>;
53 display_in: endpoint {
54 remote-endpoint = <&ipu_di0_disp0>;
60 compatible = "gpio-keys";
64 gpios = <&gpio1 3 GPIO_ACTIVE_HIGH>;
65 linux,code = <256>; /* BTN_0 */
70 compatible = "gpio-leds";
74 gpios = <&gpio1 2 GPIO_ACTIVE_HIGH>;
75 linux,default-trigger = "heartbeat";
81 pinctrl-names = "default";
82 pinctrl-0 = <&pinctrl_ecspi1>;
83 fsl,spi-num-chipselects = <2>;
84 cs-gpios = <&gpio4 24 GPIO_ACTIVE_HIGH>,
85 <&gpio4 25 GPIO_ACTIVE_HIGH>;
90 pinctrl-names = "default";
91 pinctrl-0 = <&pinctrl_ecspi2>;
92 fsl,spi-num-chipselects = <2>;
93 cs-gpios = <&gpio3 28 GPIO_ACTIVE_LOW>,
94 <&gpio3 27 GPIO_ACTIVE_LOW>;
99 pinctrl-names = "default";
100 pinctrl-0 = <&pinctrl_esdhc1>;
101 cd-gpios = <&gpio2 29 GPIO_ACTIVE_LOW>;
107 pinctrl-names = "default";
108 pinctrl-0 = <&pinctrl_esdhc2>;
115 pinctrl-names = "default";
116 pinctrl-0 = <&pinctrl_i2c2>;
121 pinctrl-names = "default";
122 pinctrl-0 = <&pinctrl_hog>;
125 pinctrl_backlight: bl1grp {
127 MX51_PAD_DI1_D1_CS__GPIO3_4 0x1F5
131 pinctrl_hog: hoggrp {
133 MX51_PAD_EIM_EB2__GPIO2_22 0x0C5
134 MX51_PAD_EIM_EB3__GPIO2_23 0x0C5
135 MX51_PAD_EIM_CS4__GPIO2_29 0x100
136 MX51_PAD_NANDF_D13__GPIO3_27 0x0C5
137 MX51_PAD_NANDF_D12__GPIO3_28 0x0C5
138 MX51_PAD_CSPI1_SS0__GPIO4_24 0x0C5
139 MX51_PAD_CSPI1_SS1__GPIO4_25 0x0C5
140 MX51_PAD_GPIO1_2__GPIO1_2 0x0C5
141 MX51_PAD_GPIO1_3__GPIO1_3 0x0C5
145 pinctrl_ecspi1: ecspi1grp {
147 MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185
148 MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185
149 MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185
153 pinctrl_ecspi2: ecspi2grp {
155 MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185
156 MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185
157 MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185
161 pinctrl_esdhc1: esdhc1grp {
163 MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5
164 MX51_PAD_SD1_CLK__SD1_CLK 0x20d5
165 MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5
166 MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5
167 MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5
168 MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5
172 pinctrl_esdhc2: esdhc2grp {
174 MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5
175 MX51_PAD_SD2_CLK__SD2_CLK 0x20d5
176 MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5
177 MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5
178 MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5
179 MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5
183 pinctrl_i2c2: i2c2grp {
185 MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed
186 MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed
190 pinctrl_ipu_disp1: ipudisp1grp {
192 MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5
193 MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5
194 MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5
195 MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5
196 MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5
197 MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5
198 MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5
199 MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5
200 MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5
201 MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5
202 MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5
203 MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5
204 MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5
205 MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5
206 MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5
207 MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5
208 MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5
209 MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5
210 MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5
211 MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5
212 MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5
213 MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5
214 MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5
215 MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5
216 MX51_PAD_DI1_PIN2__DI1_PIN2 0x5
217 MX51_PAD_DI1_PIN3__DI1_PIN3 0x5
224 remote-endpoint = <&display_in>;