2 * Device Tree Source for OMAP36xx/AM35xx/OMAP34xx clock data
4 * Copyright (C) 2013 Texas Instruments, Inc.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 corex2_d3_fck: corex2_d3_fck {
13 compatible = "fixed-factor-clock";
14 clocks = <&corex2_fck>;
19 corex2_d5_fck: corex2_d5_fck {
21 compatible = "fixed-factor-clock";
22 clocks = <&corex2_fck>;
28 dpll5_ck: dpll5_ck@d04 {
30 compatible = "ti,omap3-dpll-clock";
31 clocks = <&sys_ck>, <&sys_ck>;
32 reg = <0x0d04>, <0x0d24>, <0x0d4c>, <0x0d34>;
37 dpll5_m2_ck: dpll5_m2_ck@d50 {
39 compatible = "ti,divider-clock";
43 ti,index-starts-at-one;
46 sgx_gate_fck: sgx_gate_fck@b00 {
48 compatible = "ti,composite-gate-clock";
54 core_d3_ck: core_d3_ck {
56 compatible = "fixed-factor-clock";
62 core_d4_ck: core_d4_ck {
64 compatible = "fixed-factor-clock";
70 core_d6_ck: core_d6_ck {
72 compatible = "fixed-factor-clock";
78 omap_192m_alwon_fck: omap_192m_alwon_fck {
80 compatible = "fixed-factor-clock";
81 clocks = <&dpll4_m2x2_ck>;
86 core_d2_ck: core_d2_ck {
88 compatible = "fixed-factor-clock";
94 sgx_mux_fck: sgx_mux_fck@b40 {
96 compatible = "ti,composite-mux-clock";
97 clocks = <&core_d3_ck>, <&core_d4_ck>, <&core_d6_ck>, <&cm_96m_fck>, <&omap_192m_alwon_fck>, <&core_d2_ck>, <&corex2_d3_fck>, <&corex2_d5_fck>;
103 compatible = "ti,composite-clock";
104 clocks = <&sgx_gate_fck>, <&sgx_mux_fck>;
107 sgx_ick: sgx_ick@b10 {
109 compatible = "ti,wait-gate-clock";
115 cpefuse_fck: cpefuse_fck@a08 {
117 compatible = "ti,gate-clock";
125 compatible = "ti,gate-clock";
126 clocks = <&omap_32k_fck>;
131 usbtll_fck: usbtll_fck@a08 {
133 compatible = "ti,wait-gate-clock";
134 clocks = <&dpll5_m2_ck>;
139 usbtll_ick: usbtll_ick@a18 {
141 compatible = "ti,omap3-interface-clock";
142 clocks = <&core_l4_ick>;
147 mmchs3_ick: mmchs3_ick@a10 {
149 compatible = "ti,omap3-interface-clock";
150 clocks = <&core_l4_ick>;
155 mmchs3_fck: mmchs3_fck@a00 {
157 compatible = "ti,wait-gate-clock";
158 clocks = <&core_96m_fck>;
163 dss1_alwon_fck: dss1_alwon_fck_3430es2@e00 {
165 compatible = "ti,dss-gate-clock";
166 clocks = <&dpll4_m4x2_ck>;
172 dss_ick: dss_ick_3430es2@e10 {
174 compatible = "ti,omap3-dss-interface-clock";
180 usbhost_120m_fck: usbhost_120m_fck@1400 {
182 compatible = "ti,gate-clock";
183 clocks = <&dpll5_m2_ck>;
188 usbhost_48m_fck: usbhost_48m_fck@1400 {
190 compatible = "ti,dss-gate-clock";
191 clocks = <&omap_48m_fck>;
196 usbhost_ick: usbhost_ick@1410 {
198 compatible = "ti,omap3-dss-interface-clock";
206 dpll5_clkdm: dpll5_clkdm {
207 compatible = "ti,clockdomain";
208 clocks = <&dpll5_ck>;
211 sgx_clkdm: sgx_clkdm {
212 compatible = "ti,clockdomain";
216 dss_clkdm: dss_clkdm {
217 compatible = "ti,clockdomain";
218 clocks = <&dss_tv_fck>, <&dss_96m_fck>, <&dss2_alwon_fck>,
219 <&dss1_alwon_fck>, <&dss_ick>;
222 core_l4_clkdm: core_l4_clkdm {
223 compatible = "ti,clockdomain";
224 clocks = <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>,
225 <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>,
226 <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>,
227 <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>,
228 <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>,
229 <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>,
230 <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>,
231 <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>,
232 <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>,
233 <&cpefuse_fck>, <&ts_fck>, <&usbtll_fck>,
234 <&usbtll_ick>, <&mmchs3_ick>, <&mmchs3_fck>;
237 usbhost_clkdm: usbhost_clkdm {
238 compatible = "ti,clockdomain";
239 clocks = <&usbhost_120m_fck>, <&usbhost_48m_fck>,