1 /* linux/arch/arm/mach-s3c2410/pm.c
3 * Copyright (c) 2006 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C2410 (and compatible) Power Manager (Suspend-To-RAM) support
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 #include <linux/init.h>
24 #include <linux/suspend.h>
25 #include <linux/errno.h>
26 #include <linux/time.h>
27 #include <linux/device.h>
28 #include <linux/syscore_ops.h>
29 #include <linux/gpio.h>
32 #include <asm/mach-types.h>
34 #include <mach/hardware.h>
35 #include <mach/regs-gpio.h>
36 #include <mach/gpio-samsung.h>
38 #include <plat/gpio-cfg.h>
44 static void s3c2410_pm_prepare(void)
46 /* ensure at least GSTATUS3 has the resume address */
48 __raw_writel(virt_to_phys(s3c_cpu_resume
), S3C2410_GSTATUS3
);
50 S3C_PMDBG("GSTATUS3 0x%08x\n", __raw_readl(S3C2410_GSTATUS3
));
51 S3C_PMDBG("GSTATUS4 0x%08x\n", __raw_readl(S3C2410_GSTATUS4
));
53 if (machine_is_h1940()) {
54 void *base
= phys_to_virt(H1940_SUSPEND_CHECK
);
56 unsigned long calc
= 0;
58 /* generate check for the bootloader to check on resume */
60 for (ptr
= 0; ptr
< 0x40000; ptr
+= 0x400)
61 calc
+= __raw_readl(base
+ptr
);
63 __raw_writel(calc
, phys_to_virt(H1940_SUSPEND_CHECKSUM
));
66 /* RX3715 and RX1950 use similar to H1940 code and the
67 * same offsets for resume and checksum pointers */
69 if (machine_is_rx3715() || machine_is_rx1950()) {
70 void *base
= phys_to_virt(H1940_SUSPEND_CHECK
);
72 unsigned long calc
= 0;
74 /* generate check for the bootloader to check on resume */
76 for (ptr
= 0; ptr
< 0x40000; ptr
+= 0x4)
77 calc
+= __raw_readl(base
+ptr
);
79 __raw_writel(calc
, phys_to_virt(H1940_SUSPEND_CHECKSUM
));
82 if (machine_is_aml_m5900()) {
83 gpio_request_one(S3C2410_GPF(2), GPIOF_OUT_INIT_HIGH
, NULL
);
84 gpio_free(S3C2410_GPF(2));
87 if (machine_is_rx1950()) {
88 /* According to S3C2442 user's manual, page 7-17,
89 * when the system is operating in NAND boot mode,
90 * the hardware pin configuration - EINT[23:21] –
91 * must be set as input for starting up after
92 * wakeup from sleep mode
94 s3c_gpio_cfgpin(S3C2410_GPG(13), S3C2410_GPIO_INPUT
);
95 s3c_gpio_cfgpin(S3C2410_GPG(14), S3C2410_GPIO_INPUT
);
96 s3c_gpio_cfgpin(S3C2410_GPG(15), S3C2410_GPIO_INPUT
);
100 static void s3c2410_pm_resume(void)
104 /* unset the return-from-sleep flag, to ensure reset */
106 tmp
= __raw_readl(S3C2410_GSTATUS2
);
107 tmp
&= S3C2410_GSTATUS2_OFFRESET
;
108 __raw_writel(tmp
, S3C2410_GSTATUS2
);
110 if (machine_is_aml_m5900()) {
111 gpio_request_one(S3C2410_GPF(2), GPIOF_OUT_INIT_LOW
, NULL
);
112 gpio_free(S3C2410_GPF(2));
116 struct syscore_ops s3c2410_pm_syscore_ops
= {
117 .resume
= s3c2410_pm_resume
,
120 static int s3c2410_pm_add(struct device
*dev
, struct subsys_interface
*sif
)
122 pm_cpu_prep
= s3c2410_pm_prepare
;
123 pm_cpu_sleep
= s3c2410_cpu_suspend
;
128 #if defined(CONFIG_CPU_S3C2410)
129 static struct subsys_interface s3c2410_pm_interface
= {
130 .name
= "s3c2410_pm",
131 .subsys
= &s3c2410_subsys
,
132 .add_dev
= s3c2410_pm_add
,
135 /* register ourselves */
137 static int __init
s3c2410_pm_drvinit(void)
139 return subsys_interface_register(&s3c2410_pm_interface
);
142 arch_initcall(s3c2410_pm_drvinit
);
144 static struct subsys_interface s3c2410a_pm_interface
= {
145 .name
= "s3c2410a_pm",
146 .subsys
= &s3c2410a_subsys
,
147 .add_dev
= s3c2410_pm_add
,
150 static int __init
s3c2410a_pm_drvinit(void)
152 return subsys_interface_register(&s3c2410a_pm_interface
);
155 arch_initcall(s3c2410a_pm_drvinit
);
158 #if defined(CONFIG_CPU_S3C2440)
159 static struct subsys_interface s3c2440_pm_interface
= {
160 .name
= "s3c2440_pm",
161 .subsys
= &s3c2440_subsys
,
162 .add_dev
= s3c2410_pm_add
,
165 static int __init
s3c2440_pm_drvinit(void)
167 return subsys_interface_register(&s3c2440_pm_interface
);
170 arch_initcall(s3c2440_pm_drvinit
);
173 #if defined(CONFIG_CPU_S3C2442)
174 static struct subsys_interface s3c2442_pm_interface
= {
175 .name
= "s3c2442_pm",
176 .subsys
= &s3c2442_subsys
,
177 .add_dev
= s3c2410_pm_add
,
180 static int __init
s3c2442_pm_drvinit(void)
182 return subsys_interface_register(&s3c2442_pm_interface
);
185 arch_initcall(s3c2442_pm_drvinit
);