5 This document serves as a guide for writers of GPIO chip drivers.
7 Each GPIO controller driver needs to include the following header, which defines
8 the structures used to define a GPIO driver:
10 #include <linux/gpio/driver.h>
13 Internal Representation of GPIOs
14 ================================
16 A GPIO chip handles one or more GPIO lines. To be considered a GPIO chip, the
17 lines must conform to the definition: General Purpose Input/Output. If the
18 line is not general purpose, it is not GPIO and should not be handled by a
19 GPIO chip. The use case is the indicative: certain lines in a system may be
20 called GPIO but serve a very particular purpose thus not meeting the criteria
21 of a general purpose I/O. On the other hand a LED driver line may be used as a
22 GPIO and should therefore still be handled by a GPIO chip driver.
24 Inside a GPIO driver, individual GPIO lines are identified by their hardware
25 number, sometime also referred to as ``offset``, which is a unique number
26 between 0 and n-1, n being the number of GPIOs managed by the chip.
28 The hardware GPIO number should be something intuitive to the hardware, for
29 example if a system uses a memory-mapped set of I/O-registers where 32 GPIO
30 lines are handled by one bit per line in a 32-bit register, it makes sense to
31 use hardware offsets 0..31 for these, corresponding to bits 0..31 in the
34 This number is purely internal: the hardware number of a particular GPIO
35 line is never made visible outside of the driver.
37 On top of this internal number, each GPIO line also needs to have a global
38 number in the integer GPIO namespace so that it can be used with the legacy GPIO
39 interface. Each chip must thus have a "base" number (which can be automatically
40 assigned), and for each GPIO line the global number will be (base + hardware
41 number). Although the integer representation is considered deprecated, it still
42 has many users and thus needs to be maintained.
44 So for example one platform could use global numbers 32-159 for GPIOs, with a
45 controller defining 128 GPIOs at a "base" of 32 ; while another platform uses
46 global numbers 0..63 with one set of GPIO controllers, 64-79 with another type
47 of GPIO controller, and on one particular board 80-95 with an FPGA. The legacy
48 numbers need not be contiguous; either of those platforms could also use numbers
49 2000-2063 to identify GPIO lines in a bank of I2C GPIO expanders.
52 Controller Drivers: gpio_chip
53 =============================
55 In the gpiolib framework each GPIO controller is packaged as a "struct
56 gpio_chip" (see <linux/gpio/driver.h> for its complete definition) with members
57 common to each controller of that type, these should be assigned by the
60 - methods to establish GPIO line direction
61 - methods used to access GPIO line values
62 - method to set electrical configuration for a given GPIO line
63 - method to return the IRQ number associated to a given GPIO line
64 - flag saying whether calls to its methods may sleep
65 - optional line names array to identify lines
66 - optional debugfs dump method (showing extra state information)
67 - optional base number (will be automatically assigned if omitted)
68 - optional label for diagnostics and GPIO chip mapping using platform data
70 The code implementing a gpio_chip should support multiple instances of the
71 controller, preferably using the driver model. That code will configure each
72 gpio_chip and issue gpiochip_add(), gpiochip_add_data(), or
73 devm_gpiochip_add_data(). Removing a GPIO controller should be rare; use
74 gpiochip_remove() when it is unavoidable.
76 Often a gpio_chip is part of an instance-specific structure with states not
77 exposed by the GPIO interfaces, such as addressing, power management, and more.
78 Chips such as audio codecs will have complex non-GPIO states.
80 Any debugfs dump method should normally ignore lines which haven't been
81 requested. They can use gpiochip_is_requested(), which returns either
82 NULL or the label associated with that GPIO line when it was requested.
84 Realtime considerations: the GPIO driver should not use spinlock_t or any
85 sleepable APIs (like PM runtime) in its gpio_chip implementation (.get/.set
86 and direction control callbacks) if it is expected to call GPIO APIs from
87 atomic context on realtime kernels (inside hard IRQ handlers and similar
88 contexts). Normally this should not be required.
91 GPIO electrical configuration
92 -----------------------------
94 GPIO lines can be configured for several electrical modes of operation by using
95 the .set_config() callback. Currently this API supports setting:
98 - Single-ended modes (open drain/open source)
99 - Pull up and pull down resistor enablement
101 These settings are described below.
103 The .set_config() callback uses the same enumerators and configuration
104 semantics as the generic pin control drivers. This is not a coincidence: it is
105 possible to assign the .set_config() to the function gpiochip_generic_config()
106 which will result in pinctrl_gpio_set_config() being called and eventually
107 ending up in the pin control back-end "behind" the GPIO controller, usually
108 closer to the actual pins. This way the pin controller can manage the below
109 listed GPIO configurations.
111 If a pin controller back-end is used, the GPIO controller or hardware
112 description needs to provide "GPIO ranges" mapping the GPIO line offsets to pin
113 numbers on the pin controller so they can properly cross-reference each other.
116 GPIO lines with debounce support
117 --------------------------------
119 Debouncing is a configuration set to a pin indicating that it is connected to
120 a mechanical switch or button, or similar that may bounce. Bouncing means the
121 line is pulled high/low quickly at very short intervals for mechanical
122 reasons. This can result in the value being unstable or irqs fireing repeatedly
123 unless the line is debounced.
125 Debouncing in practice involves setting up a timer when something happens on
126 the line, wait a little while and then sample the line again, so see if it
127 still has the same value (low or high). This could also be repeated by a clever
128 state machine, waiting for a line to become stable. In either case, it sets
129 a certain number of milliseconds for debouncing, or just "on/off" if that time
133 GPIO lines with open drain/source support
134 -----------------------------------------
136 Open drain (CMOS) or open collector (TTL) means the line is not actively driven
137 high: instead you provide the drain/collector as output, so when the transistor
138 is not open, it will present a high-impedance (tristate) to the external rail::
141 CMOS CONFIGURATION TTL CONFIGURATION
149 This configuration is normally used as a way to achieve one of two things:
151 - Level-shifting: to reach a logical level higher than that of the silicon
152 where the output resides.
154 - Inverse wire-OR on an I/O line, for example a GPIO line, making it possible
155 for any driving stage on the line to drive it low even if any other output
156 to the same line is simultaneously driving it high. A special case of this
157 is driving the SCL and SDA lines of an I2C bus, which is by definition a
160 Both use cases require that the line be equipped with a pull-up resistor. This
161 resistor will make the line tend to high level unless one of the transistors on
162 the rail actively pulls it down.
164 The level on the line will go as high as the VDD on the pull-up resistor, which
165 may be higher than the level supported by the transistor, achieving a
166 level-shift to the higher VDD.
168 Integrated electronics often have an output driver stage in the form of a CMOS
169 "totem-pole" with one N-MOS and one P-MOS transistor where one of them drives
170 the line high and one of them drives the line low. This is called a push-pull
171 output. The "totem-pole" looks like so::
176 +--/ ---o|| P-MOS-FET
180 +--/ ----|| N-MOS-FET
185 The desired output signal (e.g. coming directly from some GPIO output register)
186 arrives at IN. The switches named "OD" and "OS" are normally closed, creating
189 Consider the little "switches" named "OD" and "OS" that enable/disable the
190 P-MOS or N-MOS transistor right after the split of the input. As you can see,
191 either transistor will go totally numb if this switch is open. The totem-pole
192 is then halved and give high impedance instead of actively driving the line
193 high or low respectively. That is usually how software-controlled open
196 Some GPIO hardware come in open drain / open source configuration. Some are
197 hard-wired lines that will only support open drain or open source no matter
198 what: there is only one transistor there. Some are software-configurable:
199 by flipping a bit in a register the output can be configured as open drain
200 or open source, in practice by flicking open the switches labeled "OD" and "OS"
201 in the drawing above.
203 By disabling the P-MOS transistor, the output can be driven between GND and
204 high impedance (open drain), and by disabling the N-MOS transistor, the output
205 can be driven between VDD and high impedance (open source). In the first case,
206 a pull-up resistor is needed on the outgoing rail to complete the circuit, and
207 in the second case, a pull-down resistor is needed on the rail.
209 Hardware that supports open drain or open source or both, can implement a
210 special callback in the gpio_chip: .set_config() that takes a generic
211 pinconf packed value telling whether to configure the line as open drain,
212 open source or push-pull. This will happen in response to the
213 GPIO_OPEN_DRAIN or GPIO_OPEN_SOURCE flag set in the machine file, or coming
214 from other hardware descriptions.
216 If this state can not be configured in hardware, i.e. if the GPIO hardware does
217 not support open drain/open source in hardware, the GPIO library will instead
218 use a trick: when a line is set as output, if the line is flagged as open
219 drain, and the IN output value is low, it will be driven low as usual. But
220 if the IN output value is set to high, it will instead *NOT* be driven high,
221 instead it will be switched to input, as input mode is high impedance, thus
222 achieveing an "open drain emulation" of sorts: electrically the behaviour will
223 be identical, with the exception of possible hardware glitches when switching
224 the mode of the line.
226 For open source configuration the same principle is used, just that instead
227 of actively driving the line low, it is set to input.
230 GPIO lines with pull up/down resistor support
231 ---------------------------------------------
233 A GPIO line can support pull-up/down using the .set_config() callback. This
234 means that a pull up or pull-down resistor is available on the output of the
235 GPIO line, and this resistor is software controlled.
237 In discrete designs, a pull-up or pull-down resistor is simply soldered on
238 the circuit board. This is not something we deal with or model in software. The
239 most you will think about these lines is that they will very likely be
240 configured as open drain or open source (see the section above).
242 The .set_config() callback can only turn pull up or down on and off, and will
243 no have any semantic knowledge about the resistance used. It will only say
244 switch a bit in a register enabling or disabling pull-up or pull-down.
246 If the GPIO line supports shunting in different resistance values for the
247 pull-up or pull-down resistor, the GPIO chip callback .set_config() will not
248 suffice. For these complex use cases, a combined GPIO chip and pin controller
249 need to be implemented, as the pin config interface of a pin controller
250 supports more versatile control over electrical properties and can handle
251 different pull-up or pull-down resistance values.
254 GPIO drivers providing IRQs
255 ===========================
257 It is custom that GPIO drivers (GPIO chips) are also providing interrupts,
258 most often cascaded off a parent interrupt controller, and in some special
259 cases the GPIO logic is melded with a SoC's primary interrupt controller.
261 The IRQ portions of the GPIO block are implemented using an irq_chip, using
262 the header <linux/irq.h>. So this combined driver is utilizing two sub-
263 systems simultaneously: gpio and irq.
265 It is legal for any IRQ consumer to request an IRQ from any irqchip even if it
266 is a combined GPIO+IRQ driver. The basic premise is that gpio_chip and
267 irq_chip are orthogonal, and offering their services independent of each
270 gpiod_to_irq() is just a convenience function to figure out the IRQ for a
271 certain GPIO line and should not be relied upon to have been called before
274 Always prepare the hardware and make it ready for action in respective
275 callbacks from the GPIO and irq_chip APIs. Do not rely on gpiod_to_irq() having
278 We can divide GPIO irqchips in two broad categories:
280 - CASCADED INTERRUPT CHIPS: this means that the GPIO chip has one common
281 interrupt output line, which is triggered by any enabled GPIO line on that
282 chip. The interrupt output line will then be routed to an parent interrupt
283 controller one level up, in the most simple case the systems primary
284 interrupt controller. This is modeled by an irqchip that will inspect bits
285 inside the GPIO controller to figure out which line fired it. The irqchip
286 part of the driver needs to inspect registers to figure this out and it
287 will likely also need to acknowledge that it is handling the interrupt
288 by clearing some bit (sometime implicitly, by just reading a status
289 register) and it will often need to set up the configuration such as
290 edge sensitivity (rising or falling edge, or high/low level interrupt for
293 - HIERARCHICAL INTERRUPT CHIPS: this means that each GPIO line has a dedicated
294 irq line to a parent interrupt controller one level up. There is no need
295 to inquire the GPIO hardware to figure out which line has fired, but it
296 may still be necessary to acknowledge the interrupt and set up configuration
297 such as edge sensitivity.
299 Realtime considerations: a realtime compliant GPIO driver should not use
300 spinlock_t or any sleepable APIs (like PM runtime) as part of its irqchip
303 - spinlock_t should be replaced with raw_spinlock_t.[1]
304 - If sleepable APIs have to be used, these can be done from the .irq_bus_lock()
305 and .irq_bus_unlock() callbacks, as these are the only slowpath callbacks
306 on an irqchip. Create the callbacks if needed.[2]
309 Cascaded GPIO irqchips
310 ----------------------
312 Cascaded GPIO irqchips usually fall in one of three categories:
314 - CHAINED CASCADED GPIO IRQCHIPS: these are usually the type that is embedded on
315 an SoC. This means that there is a fast IRQ flow handler for the GPIOs that
316 gets called in a chain from the parent IRQ handler, most typically the
317 system interrupt controller. This means that the GPIO irqchip handler will
318 be called immediately from the parent irqchip, while holding the IRQs
319 disabled. The GPIO irqchip will then end up calling something like this
320 sequence in its interrupt handler::
322 static irqreturn_t foo_gpio_irq(int irq, void *data)
323 chained_irq_enter(...);
324 generic_handle_irq(...);
325 chained_irq_exit(...);
327 Chained GPIO irqchips typically can NOT set the .can_sleep flag on
328 struct gpio_chip, as everything happens directly in the callbacks: no
329 slow bus traffic like I2C can be used.
331 Realtime considerations: Note that chained IRQ handlers will not be forced
332 threaded on -RT. As a result, spinlock_t or any sleepable APIs (like PM
333 runtime) can't be used in a chained IRQ handler.
335 If required (and if it can't be converted to the nested threaded GPIO irqchip,
336 see below) a chained IRQ handler can be converted to generic irq handler and
337 this way it will become a threaded IRQ handler on -RT and a hard IRQ handler
338 on non-RT (for example, see [3]).
340 The generic_handle_irq() is expected to be called with IRQ disabled,
341 so the IRQ core will complain if it is called from an IRQ handler which is
342 forced to a thread. The "fake?" raw lock can be used to work around this
345 raw_spinlock_t wa_lock;
346 static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
347 unsigned long wa_lock_flags;
348 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
349 generic_handle_irq(irq_find_mapping(bank->chip.irq.domain, bit));
350 raw_spin_unlock_irqrestore(&bank->wa_lock, wa_lock_flags);
352 - GENERIC CHAINED GPIO IRQCHIPS: these are the same as "CHAINED GPIO irqchips",
353 but chained IRQ handlers are not used. Instead GPIO IRQs dispatching is
354 performed by generic IRQ handler which is configured using request_irq().
355 The GPIO irqchip will then end up calling something like this sequence in
356 its interrupt handler::
358 static irqreturn_t gpio_rcar_irq_handler(int irq, void *dev_id)
359 for each detected GPIO IRQ
360 generic_handle_irq(...);
362 Realtime considerations: this kind of handlers will be forced threaded on -RT,
363 and as result the IRQ core will complain that generic_handle_irq() is called
364 with IRQ enabled and the same work-around as for "CHAINED GPIO irqchips" can
367 - NESTED THREADED GPIO IRQCHIPS: these are off-chip GPIO expanders and any
368 other GPIO irqchip residing on the other side of a sleeping bus such as I2C
371 Of course such drivers that need slow bus traffic to read out IRQ status and
372 similar, traffic which may in turn incur other IRQs to happen, cannot be
373 handled in a quick IRQ handler with IRQs disabled. Instead they need to spawn
374 a thread and then mask the parent IRQ line until the interrupt is handled
375 by the driver. The hallmark of this driver is to call something like
376 this in its interrupt handler::
378 static irqreturn_t foo_gpio_irq(int irq, void *data)
380 handle_nested_irq(irq);
382 The hallmark of threaded GPIO irqchips is that they set the .can_sleep
383 flag on struct gpio_chip to true, indicating that this chip may sleep
384 when accessing the GPIOs.
386 These kinds of irqchips are inherently realtime tolerant as they are
387 already set up to handle sleeping contexts.
390 Infrastructure helpers for GPIO irqchips
391 ----------------------------------------
393 To help out in handling the set-up and management of GPIO irqchips and the
394 associated irqdomain and resource allocation callbacks. These are activated
395 by selecting the Kconfig symbol GPIOLIB_IRQCHIP. If the symbol
396 IRQ_DOMAIN_HIERARCHY is also selected, hierarchical helpers will also be
397 provided. A big portion of overhead code will be managed by gpiolib,
398 under the assumption that your interrupts are 1-to-1-mapped to the
401 GPIO line offset Hardware IRQ
408 If some GPIO lines do not have corresponding IRQs, the bitmask valid_mask
409 and the flag need_valid_mask in gpio_irq_chip can be used to mask off some
410 lines as invalid for associating with IRQs.
412 The preferred way to set up the helpers is to fill in the
413 struct gpio_irq_chip inside struct gpio_chip before adding the gpio_chip.
414 If you do this, the additional irq_chip will be set up by gpiolib at the
415 same time as setting up the rest of the GPIO functionality. The following
416 is a typical example of a cascaded interrupt handler using gpio_irq_chip:
418 /* Typical state container with dynamic irqchip */
424 int irq; /* from platform etc */
426 struct gpio_irq_chip *girq;
428 /* Set up the irqchip dynamically */
429 g->irq.name = "my_gpio_irq";
430 g->irq.irq_ack = my_gpio_ack_irq;
431 g->irq.irq_mask = my_gpio_mask_irq;
432 g->irq.irq_unmask = my_gpio_unmask_irq;
433 g->irq.irq_set_type = my_gpio_set_irq_type;
435 /* Get a pointer to the gpio_irq_chip */
437 girq->chip = &g->irq;
438 girq->parent_handler = ftgpio_gpio_irq_handler;
439 girq->num_parents = 1;
440 girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents),
444 girq->default_type = IRQ_TYPE_NONE;
445 girq->handler = handle_bad_irq;
446 girq->parents[0] = irq;
448 return devm_gpiochip_add_data(dev, &g->gc, g);
450 The helper support using hierarchical interrupt controllers as well.
451 In this case the typical set-up will look like this:
453 /* Typical state container with dynamic irqchip */
457 struct fwnode_handle *fwnode;
460 int irq; /* from platform etc */
462 struct gpio_irq_chip *girq;
464 /* Set up the irqchip dynamically */
465 g->irq.name = "my_gpio_irq";
466 g->irq.irq_ack = my_gpio_ack_irq;
467 g->irq.irq_mask = my_gpio_mask_irq;
468 g->irq.irq_unmask = my_gpio_unmask_irq;
469 g->irq.irq_set_type = my_gpio_set_irq_type;
471 /* Get a pointer to the gpio_irq_chip */
473 girq->chip = &g->irq;
474 girq->default_type = IRQ_TYPE_NONE;
475 girq->handler = handle_bad_irq;
476 girq->fwnode = g->fwnode;
477 girq->parent_domain = parent;
478 girq->child_to_parent_hwirq = my_gpio_child_to_parent_hwirq;
480 return devm_gpiochip_add_data(dev, &g->gc, g);
482 As you can see pretty similar, but you do not supply a parent handler for
483 the IRQ, instead a parent irqdomain, an fwnode for the hardware and
484 a funcion .child_to_parent_hwirq() that has the purpose of looking up
485 the parent hardware irq from a child (i.e. this gpio chip) hardware irq.
486 As always it is good to look at examples in the kernel tree for advice
487 on how to find the required pieces.
489 The old way of adding irqchips to gpiochips after registration is also still
490 available but we try to move away from this:
492 - DEPRECATED: gpiochip_irqchip_add(): adds a chained cascaded irqchip to a
493 gpiochip. It will pass the struct gpio_chip* for the chip to all IRQ
494 callbacks, so the callbacks need to embed the gpio_chip in its state
495 container and obtain a pointer to the container using container_of().
496 (See Documentation/driver-model/design-patterns.txt)
498 - gpiochip_irqchip_add_nested(): adds a nested cascaded irqchip to a gpiochip,
499 as discussed above regarding different types of cascaded irqchips. The
500 cascaded irq has to be handled by a threaded interrupt handler.
501 Apart from that it works exactly like the chained irqchip.
503 - DEPRECATED: gpiochip_set_chained_irqchip(): sets up a chained cascaded irq
504 handler for a gpio_chip from a parent IRQ and passes the struct gpio_chip*
505 as handler data. Notice that we pass is as the handler data, since the
506 irqchip data is likely used by the parent irqchip.
508 - gpiochip_set_nested_irqchip(): sets up a nested cascaded irq handler for a
509 gpio_chip from a parent IRQ. As the parent IRQ has usually been
510 explicitly requested by the driver, this does very little more than
511 mark all the child IRQs as having the other IRQ as parent.
513 If there is a need to exclude certain GPIO lines from the IRQ domain handled by
514 these helpers, we can set .irq.need_valid_mask of the gpiochip before
515 devm_gpiochip_add_data() or gpiochip_add_data() is called. This allocates an
516 .irq.valid_mask with as many bits set as there are GPIO lines in the chip, each
517 bit representing line 0..n-1. Drivers can exclude GPIO lines by clearing bits
518 from this mask. The mask must be filled in before gpiochip_irqchip_add() or
519 gpiochip_irqchip_add_nested() is called.
521 To use the helpers please keep the following in mind:
523 - Make sure to assign all relevant members of the struct gpio_chip so that
524 the irqchip can initialize. E.g. .dev and .can_sleep shall be set up
527 - Nominally set all handlers to handle_bad_irq() in the setup call and pass
528 handle_bad_irq() as flow handler parameter in gpiochip_irqchip_add() if it is
529 expected for GPIO driver that irqchip .set_type() callback will be called
530 before using/enabling each GPIO IRQ. Then set the handler to
531 handle_level_irq() and/or handle_edge_irq() in the irqchip .set_type()
532 callback depending on what your controller supports and what is requested
539 Since GPIO and irq_chip are orthogonal, we can get conflicts between different
540 use cases. For example a GPIO line used for IRQs should be an input line,
541 it does not make sense to fire interrupts on an output GPIO.
543 If there is competition inside the subsystem which side is using the
544 resource (a certain GPIO line and register for example) it needs to deny
545 certain operations and keep track of usage inside of the gpiolib subsystem.
547 Input GPIOs can be used as IRQ signals. When this happens, a driver is requested
548 to mark the GPIO as being used as an IRQ::
550 int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset)
552 This will prevent the use of non-irq related GPIO APIs until the GPIO IRQ lock
555 void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset)
557 When implementing an irqchip inside a GPIO driver, these two functions should
558 typically be called in the .startup() and .shutdown() callbacks from the
561 When using the gpiolib irqchip helpers, these callbacks are automatically
565 Disabling and enabling IRQs
566 ---------------------------
568 In some (fringe) use cases, a driver may be using a GPIO line as input for IRQs,
569 but occasionally switch that line over to drive output and then back to being
570 an input with interrupts again. This happens on things like CEC (Consumer
571 Electronics Control).
573 When a GPIO is used as an IRQ signal, then gpiolib also needs to know if
574 the IRQ is enabled or disabled. In order to inform gpiolib about this,
575 the irqchip driver should call::
577 void gpiochip_disable_irq(struct gpio_chip *chip, unsigned int offset)
579 This allows drivers to drive the GPIO as an output while the IRQ is
580 disabled. When the IRQ is enabled again, a driver should call::
582 void gpiochip_enable_irq(struct gpio_chip *chip, unsigned int offset)
584 When implementing an irqchip inside a GPIO driver, these two functions should
585 typically be called in the .irq_disable() and .irq_enable() callbacks from the
588 When using the gpiolib irqchip helpers, these callbacks are automatically
592 Real-Time compliance for GPIO IRQ chips
593 ---------------------------------------
595 Any provider of irqchips needs to be carefully tailored to support Real-Time
596 preemption. It is desirable that all irqchips in the GPIO subsystem keep this
597 in mind and do the proper testing to assure they are real time-enabled.
599 So, pay attention on above realtime considerations in the documentation.
601 The following is a checklist to follow when preparing a driver for real-time
604 - ensure spinlock_t is not used as part irq_chip implementation
605 - ensure that sleepable APIs are not used as part irq_chip implementation
606 If sleepable APIs have to be used, these can be done from the .irq_bus_lock()
607 and .irq_bus_unlock() callbacks
608 - Chained GPIO irqchips: ensure spinlock_t or any sleepable APIs are not used
609 from the chained IRQ handler
610 - Generic chained GPIO irqchips: take care about generic_handle_irq() calls and
611 apply corresponding work-around
612 - Chained GPIO irqchips: get rid of the chained IRQ handler and use generic irq
614 - regmap_mmio: it is possible to disable internal locking in regmap by setting
615 .disable_locking and handling the locking in the GPIO driver
616 - Test your driver with the appropriate in-kernel real-time test cases for both
619 * [1] http://www.spinics.net/lists/linux-omap/msg120425.html
620 * [2] https://lkml.org/lkml/2015/9/25/494
621 * [3] https://lkml.org/lkml/2015/9/25/495
624 Requesting self-owned GPIO pins
625 ===============================
627 Sometimes it is useful to allow a GPIO chip driver to request its own GPIO
628 descriptors through the gpiolib API. A GPIO driver can use the following
629 functions to request and free descriptors::
631 struct gpio_desc *gpiochip_request_own_desc(struct gpio_desc *desc,
634 enum gpiod_flags flags)
636 void gpiochip_free_own_desc(struct gpio_desc *desc)
638 Descriptors requested with gpiochip_request_own_desc() must be released with
639 gpiochip_free_own_desc().
641 These functions must be used with care since they do not affect module use
642 count. Do not use the functions to request gpio descriptors not owned by the