2 * Hitex LPC4350 Evaluation Board
4 * Copyright 2015 Ariel D'Alessandro <ariel.dalessandro@gmail.com>
6 * This code is released using a dual license strategy: BSD/GPL
7 * You can choose the licence that better fits your requirements.
9 * Released under the terms of 3-clause BSD License
10 * Released under the terms of GNU General Public License Version 2.0
15 #include "lpc18xx.dtsi"
16 #include "lpc4350.dtsi"
19 model = "Hitex LPC4350 Evaluation Board";
20 compatible = "hitex,lpc4350-eval-board", "nxp,lpc4350";
34 device_type = "memory";
35 reg = <0x28000000 0x800000>; /* 8 MB */
42 pins = "p2_9", "p2_10", "p2_11", "p2_12",
43 "p2_13", "p1_0", "p1_1", "p1_2",
44 "p2_8", "p2_7", "p2_6", "p2_2",
45 "p2_1", "p2_0", "p6_8", "p6_7",
46 "pd_16", "pd_15", "pe_0", "pe_1",
47 "pe_2", "pe_3", "pe_4", "pa_4";
52 input-schmitt-disable;
56 pins = "p1_7", "p1_8", "p1_9", "p1_10",
57 "p1_11", "p1_12", "p1_13", "p1_14",
58 "p5_4", "p5_5", "p5_6", "p5_7",
59 "p5_0", "p5_1", "p5_2", "p5_3";
64 input-schmitt-disable;
68 pins = "p1_6", "p1_3";
73 input-schmitt-disable;
77 pins = "p1_4", "p6_6", "pd_13", "pd_10";
82 input-schmitt-disable;
86 pins = "p1_5", "pd_12";
91 input-schmitt-disable;
94 emc_sdram_dqm0_3_cfg {
95 pins = "p6_12", "p6_10", "pd_0", "pe_13";
100 input-schmitt-disable;
103 emc_sdram_ras_cas_cfg {
104 pins = "p6_5", "p6_4";
109 input-schmitt-disable;
112 emc_sdram_dycs0_cfg {
118 input-schmitt-disable;
127 input-schmitt-disable;
130 emc_sdram_clock_cfg {
131 pins = "clk0", "clk1", "clk2", "clk3";
136 input-schmitt-disable;
140 enet_mii_pins: enet-mii-pins {
141 enet_mii_rxd0_3_cfg {
142 pins = "p1_15", "p0_0", "p9_3", "p9_2";
148 enet_mii_txd0_3_cfg {
149 pins = "p1_18", "p1_20", "p9_4", "p9_5";
154 enet_mii_crs_col_cfg {
155 pins = "p9_0", "p9_6";
161 enet_mii_rx_clk_dv_er_cfg {
162 pins = "pc_0", "p1_16", "p9_1";
168 enet_mii_tx_clk_en_cfg {
169 pins = "p1_19", "p0_1";
189 uart0_pins: uart0-pins {
193 input-schmitt-disable;
208 pinctrl-names = "default";
209 pinctrl-0 = <&emc_pins>;
212 #address-cells = <2>;
217 mpmc,memory-width = <16>;
219 mpmc,write-enable-delay = <0>;
220 mpmc,output-enable-delay = <0>;
221 mpmc,read-access-delay = <70>;
222 mpmc,page-mode-read-delay = <70>;
225 compatible = "sst,sst39vf320", "cfi-flash";
226 reg = <0 0 0x400000>;
228 #address-cells = <1>;
232 label = "bootloader";
233 reg = <0x000000 0x040000>; /* 256 KiB */
238 reg = <0x040000 0x2C0000>; /* 2.75 MiB */
243 reg = <0x300000 0x100000>; /* 1 MiB */
249 #address-cells = <2>;
254 mpmc,memory-width = <16>;
256 mpmc,write-enable-delay = <0>;
257 mpmc,output-enable-delay = <30>;
258 mpmc,read-access-delay = <90>;
259 mpmc,page-mode-read-delay = <55>;
260 mpmc,write-access-delay = <55>;
261 mpmc,turn-round-delay = <55>;
264 compatible = "mmio-sram";
265 reg = <2 0 0x80000>; /* 512 KiB SRAM on IS62WV25616 */
271 clock-frequency = <25000000>;
277 pinctrl-names = "default";
278 pinctrl-0 = <&enet_mii_pins>;
283 pinctrl-names = "default";
284 pinctrl-0 = <&uart0_pins>;