2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
7 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
10 #include <linux/cpu_pm.h>
11 #include <linux/hardirq.h>
12 #include <linux/init.h>
13 #include <linux/highmem.h>
14 #include <linux/kernel.h>
15 #include <linux/linkage.h>
16 #include <linux/preempt.h>
17 #include <linux/sched.h>
18 #include <linux/smp.h>
20 #include <linux/module.h>
21 #include <linux/bitops.h>
23 #include <asm/bcache.h>
24 #include <asm/bootinfo.h>
25 #include <asm/cache.h>
26 #include <asm/cacheops.h>
28 #include <asm/cpu-features.h>
29 #include <asm/cpu-type.h>
32 #include <asm/pgtable.h>
33 #include <asm/r4kcache.h>
34 #include <asm/sections.h>
35 #include <asm/mmu_context.h>
37 #include <asm/cacheflush.h> /* for run_uncached() */
38 #include <asm/traps.h>
39 #include <asm/dma-coherence.h>
40 #include <asm/mips-cm.h>
43 * Special Variant of smp_call_function for use by cache functions:
46 * o collapses to normal function call on UP kernels
47 * o collapses to normal function call on systems with a single shared
49 * o doesn't disable interrupts on the local CPU
51 static inline void r4k_on_each_cpu(void (*func
) (void *info
), void *info
)
56 * The Coherent Manager propagates address-based cache ops to other
57 * cores but not index-based ops. However, r4k_on_each_cpu is used
58 * in both cases so there is no easy way to tell what kind of op is
59 * executed to the other cores. The best we can probably do is
60 * to restrict that call when a CM is not present because both
61 * CM-based SMP protocols (CMP & CPS) restrict index-based cache ops.
63 if (!mips_cm_present())
64 smp_call_function_many(&cpu_foreign_map
, func
, info
, 1);
69 #if defined(CONFIG_MIPS_CMP) || defined(CONFIG_MIPS_CPS)
70 #define cpu_has_safe_index_cacheops 0
72 #define cpu_has_safe_index_cacheops 1
78 static unsigned long icache_size __read_mostly
;
79 static unsigned long dcache_size __read_mostly
;
80 static unsigned long scache_size __read_mostly
;
83 * Dummy cache handling routines for machines without boardcaches
85 static void cache_noop(void) {}
87 static struct bcache_ops no_sc_ops
= {
88 .bc_enable
= (void *)cache_noop
,
89 .bc_disable
= (void *)cache_noop
,
90 .bc_wback_inv
= (void *)cache_noop
,
91 .bc_inv
= (void *)cache_noop
94 struct bcache_ops
*bcops
= &no_sc_ops
;
96 #define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
97 #define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
99 #define R4600_HIT_CACHEOP_WAR_IMPL \
101 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
102 *(volatile unsigned long *)CKSEG1; \
103 if (R4600_V1_HIT_CACHEOP_WAR) \
104 __asm__ __volatile__("nop;nop;nop;nop"); \
107 static void (*r4k_blast_dcache_page
)(unsigned long addr
);
109 static inline void r4k_blast_dcache_page_dc32(unsigned long addr
)
111 R4600_HIT_CACHEOP_WAR_IMPL
;
112 blast_dcache32_page(addr
);
115 static inline void r4k_blast_dcache_page_dc64(unsigned long addr
)
117 blast_dcache64_page(addr
);
120 static inline void r4k_blast_dcache_page_dc128(unsigned long addr
)
122 blast_dcache128_page(addr
);
125 static void r4k_blast_dcache_page_setup(void)
127 unsigned long dc_lsize
= cpu_dcache_line_size();
131 r4k_blast_dcache_page
= (void *)cache_noop
;
134 r4k_blast_dcache_page
= blast_dcache16_page
;
137 r4k_blast_dcache_page
= r4k_blast_dcache_page_dc32
;
140 r4k_blast_dcache_page
= r4k_blast_dcache_page_dc64
;
143 r4k_blast_dcache_page
= r4k_blast_dcache_page_dc128
;
151 #define r4k_blast_dcache_user_page r4k_blast_dcache_page
154 static void (*r4k_blast_dcache_user_page
)(unsigned long addr
);
156 static void r4k_blast_dcache_user_page_setup(void)
158 unsigned long dc_lsize
= cpu_dcache_line_size();
161 r4k_blast_dcache_user_page
= (void *)cache_noop
;
162 else if (dc_lsize
== 16)
163 r4k_blast_dcache_user_page
= blast_dcache16_user_page
;
164 else if (dc_lsize
== 32)
165 r4k_blast_dcache_user_page
= blast_dcache32_user_page
;
166 else if (dc_lsize
== 64)
167 r4k_blast_dcache_user_page
= blast_dcache64_user_page
;
172 static void (* r4k_blast_dcache_page_indexed
)(unsigned long addr
);
174 static void r4k_blast_dcache_page_indexed_setup(void)
176 unsigned long dc_lsize
= cpu_dcache_line_size();
179 r4k_blast_dcache_page_indexed
= (void *)cache_noop
;
180 else if (dc_lsize
== 16)
181 r4k_blast_dcache_page_indexed
= blast_dcache16_page_indexed
;
182 else if (dc_lsize
== 32)
183 r4k_blast_dcache_page_indexed
= blast_dcache32_page_indexed
;
184 else if (dc_lsize
== 64)
185 r4k_blast_dcache_page_indexed
= blast_dcache64_page_indexed
;
186 else if (dc_lsize
== 128)
187 r4k_blast_dcache_page_indexed
= blast_dcache128_page_indexed
;
190 void (* r4k_blast_dcache
)(void);
191 EXPORT_SYMBOL(r4k_blast_dcache
);
193 static void r4k_blast_dcache_setup(void)
195 unsigned long dc_lsize
= cpu_dcache_line_size();
198 r4k_blast_dcache
= (void *)cache_noop
;
199 else if (dc_lsize
== 16)
200 r4k_blast_dcache
= blast_dcache16
;
201 else if (dc_lsize
== 32)
202 r4k_blast_dcache
= blast_dcache32
;
203 else if (dc_lsize
== 64)
204 r4k_blast_dcache
= blast_dcache64
;
205 else if (dc_lsize
== 128)
206 r4k_blast_dcache
= blast_dcache128
;
209 /* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
210 #define JUMP_TO_ALIGN(order) \
211 __asm__ __volatile__( \
213 ".align\t" #order "\n\t" \
216 #define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
217 #define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
219 static inline void blast_r4600_v1_icache32(void)
223 local_irq_save(flags
);
225 local_irq_restore(flags
);
228 static inline void tx49_blast_icache32(void)
230 unsigned long start
= INDEX_BASE
;
231 unsigned long end
= start
+ current_cpu_data
.icache
.waysize
;
232 unsigned long ws_inc
= 1UL << current_cpu_data
.icache
.waybit
;
233 unsigned long ws_end
= current_cpu_data
.icache
.ways
<<
234 current_cpu_data
.icache
.waybit
;
235 unsigned long ws
, addr
;
237 CACHE32_UNROLL32_ALIGN2
;
238 /* I'm in even chunk. blast odd chunks */
239 for (ws
= 0; ws
< ws_end
; ws
+= ws_inc
)
240 for (addr
= start
+ 0x400; addr
< end
; addr
+= 0x400 * 2)
241 cache32_unroll32(addr
|ws
, Index_Invalidate_I
);
242 CACHE32_UNROLL32_ALIGN
;
243 /* I'm in odd chunk. blast even chunks */
244 for (ws
= 0; ws
< ws_end
; ws
+= ws_inc
)
245 for (addr
= start
; addr
< end
; addr
+= 0x400 * 2)
246 cache32_unroll32(addr
|ws
, Index_Invalidate_I
);
249 static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page
)
253 local_irq_save(flags
);
254 blast_icache32_page_indexed(page
);
255 local_irq_restore(flags
);
258 static inline void tx49_blast_icache32_page_indexed(unsigned long page
)
260 unsigned long indexmask
= current_cpu_data
.icache
.waysize
- 1;
261 unsigned long start
= INDEX_BASE
+ (page
& indexmask
);
262 unsigned long end
= start
+ PAGE_SIZE
;
263 unsigned long ws_inc
= 1UL << current_cpu_data
.icache
.waybit
;
264 unsigned long ws_end
= current_cpu_data
.icache
.ways
<<
265 current_cpu_data
.icache
.waybit
;
266 unsigned long ws
, addr
;
268 CACHE32_UNROLL32_ALIGN2
;
269 /* I'm in even chunk. blast odd chunks */
270 for (ws
= 0; ws
< ws_end
; ws
+= ws_inc
)
271 for (addr
= start
+ 0x400; addr
< end
; addr
+= 0x400 * 2)
272 cache32_unroll32(addr
|ws
, Index_Invalidate_I
);
273 CACHE32_UNROLL32_ALIGN
;
274 /* I'm in odd chunk. blast even chunks */
275 for (ws
= 0; ws
< ws_end
; ws
+= ws_inc
)
276 for (addr
= start
; addr
< end
; addr
+= 0x400 * 2)
277 cache32_unroll32(addr
|ws
, Index_Invalidate_I
);
280 static void (* r4k_blast_icache_page
)(unsigned long addr
);
282 static void r4k_blast_icache_page_setup(void)
284 unsigned long ic_lsize
= cpu_icache_line_size();
287 r4k_blast_icache_page
= (void *)cache_noop
;
288 else if (ic_lsize
== 16)
289 r4k_blast_icache_page
= blast_icache16_page
;
290 else if (ic_lsize
== 32 && current_cpu_type() == CPU_LOONGSON2
)
291 r4k_blast_icache_page
= loongson2_blast_icache32_page
;
292 else if (ic_lsize
== 32)
293 r4k_blast_icache_page
= blast_icache32_page
;
294 else if (ic_lsize
== 64)
295 r4k_blast_icache_page
= blast_icache64_page
;
296 else if (ic_lsize
== 128)
297 r4k_blast_icache_page
= blast_icache128_page
;
301 #define r4k_blast_icache_user_page r4k_blast_icache_page
304 static void (*r4k_blast_icache_user_page
)(unsigned long addr
);
306 static void __cpuinit
r4k_blast_icache_user_page_setup(void)
308 unsigned long ic_lsize
= cpu_icache_line_size();
311 r4k_blast_icache_user_page
= (void *)cache_noop
;
312 else if (ic_lsize
== 16)
313 r4k_blast_icache_user_page
= blast_icache16_user_page
;
314 else if (ic_lsize
== 32)
315 r4k_blast_icache_user_page
= blast_icache32_user_page
;
316 else if (ic_lsize
== 64)
317 r4k_blast_icache_user_page
= blast_icache64_user_page
;
322 static void (* r4k_blast_icache_page_indexed
)(unsigned long addr
);
324 static void r4k_blast_icache_page_indexed_setup(void)
326 unsigned long ic_lsize
= cpu_icache_line_size();
329 r4k_blast_icache_page_indexed
= (void *)cache_noop
;
330 else if (ic_lsize
== 16)
331 r4k_blast_icache_page_indexed
= blast_icache16_page_indexed
;
332 else if (ic_lsize
== 32) {
333 if (R4600_V1_INDEX_ICACHEOP_WAR
&& cpu_is_r4600_v1_x())
334 r4k_blast_icache_page_indexed
=
335 blast_icache32_r4600_v1_page_indexed
;
336 else if (TX49XX_ICACHE_INDEX_INV_WAR
)
337 r4k_blast_icache_page_indexed
=
338 tx49_blast_icache32_page_indexed
;
339 else if (current_cpu_type() == CPU_LOONGSON2
)
340 r4k_blast_icache_page_indexed
=
341 loongson2_blast_icache32_page_indexed
;
343 r4k_blast_icache_page_indexed
=
344 blast_icache32_page_indexed
;
345 } else if (ic_lsize
== 64)
346 r4k_blast_icache_page_indexed
= blast_icache64_page_indexed
;
349 void (* r4k_blast_icache
)(void);
350 EXPORT_SYMBOL(r4k_blast_icache
);
352 static void r4k_blast_icache_setup(void)
354 unsigned long ic_lsize
= cpu_icache_line_size();
357 r4k_blast_icache
= (void *)cache_noop
;
358 else if (ic_lsize
== 16)
359 r4k_blast_icache
= blast_icache16
;
360 else if (ic_lsize
== 32) {
361 if (R4600_V1_INDEX_ICACHEOP_WAR
&& cpu_is_r4600_v1_x())
362 r4k_blast_icache
= blast_r4600_v1_icache32
;
363 else if (TX49XX_ICACHE_INDEX_INV_WAR
)
364 r4k_blast_icache
= tx49_blast_icache32
;
365 else if (current_cpu_type() == CPU_LOONGSON2
)
366 r4k_blast_icache
= loongson2_blast_icache32
;
368 r4k_blast_icache
= blast_icache32
;
369 } else if (ic_lsize
== 64)
370 r4k_blast_icache
= blast_icache64
;
371 else if (ic_lsize
== 128)
372 r4k_blast_icache
= blast_icache128
;
375 static void (* r4k_blast_scache_page
)(unsigned long addr
);
377 static void r4k_blast_scache_page_setup(void)
379 unsigned long sc_lsize
= cpu_scache_line_size();
381 if (scache_size
== 0)
382 r4k_blast_scache_page
= (void *)cache_noop
;
383 else if (sc_lsize
== 16)
384 r4k_blast_scache_page
= blast_scache16_page
;
385 else if (sc_lsize
== 32)
386 r4k_blast_scache_page
= blast_scache32_page
;
387 else if (sc_lsize
== 64)
388 r4k_blast_scache_page
= blast_scache64_page
;
389 else if (sc_lsize
== 128)
390 r4k_blast_scache_page
= blast_scache128_page
;
393 static void (* r4k_blast_scache_page_indexed
)(unsigned long addr
);
395 static void r4k_blast_scache_page_indexed_setup(void)
397 unsigned long sc_lsize
= cpu_scache_line_size();
399 if (scache_size
== 0)
400 r4k_blast_scache_page_indexed
= (void *)cache_noop
;
401 else if (sc_lsize
== 16)
402 r4k_blast_scache_page_indexed
= blast_scache16_page_indexed
;
403 else if (sc_lsize
== 32)
404 r4k_blast_scache_page_indexed
= blast_scache32_page_indexed
;
405 else if (sc_lsize
== 64)
406 r4k_blast_scache_page_indexed
= blast_scache64_page_indexed
;
407 else if (sc_lsize
== 128)
408 r4k_blast_scache_page_indexed
= blast_scache128_page_indexed
;
411 static void (* r4k_blast_scache
)(void);
413 static void r4k_blast_scache_setup(void)
415 unsigned long sc_lsize
= cpu_scache_line_size();
417 if (scache_size
== 0)
418 r4k_blast_scache
= (void *)cache_noop
;
419 else if (sc_lsize
== 16)
420 r4k_blast_scache
= blast_scache16
;
421 else if (sc_lsize
== 32)
422 r4k_blast_scache
= blast_scache32
;
423 else if (sc_lsize
== 64)
424 r4k_blast_scache
= blast_scache64
;
425 else if (sc_lsize
== 128)
426 r4k_blast_scache
= blast_scache128
;
429 static inline void local_r4k___flush_cache_all(void * args
)
431 switch (current_cpu_type()) {
443 * These caches are inclusive caches, that is, if something
444 * is not cached in the S-cache, we know it also won't be
445 * in one of the primary caches.
457 static void r4k___flush_cache_all(void)
459 r4k_on_each_cpu(local_r4k___flush_cache_all
, NULL
);
462 static inline int has_valid_asid(const struct mm_struct
*mm
)
464 #ifdef CONFIG_MIPS_MT_SMP
467 for_each_online_cpu(i
)
468 if (cpu_context(i
, mm
))
473 return cpu_context(smp_processor_id(), mm
);
477 static void r4k__flush_cache_vmap(void)
482 static void r4k__flush_cache_vunmap(void)
487 static inline void local_r4k_flush_cache_range(void * args
)
489 struct vm_area_struct
*vma
= args
;
490 int exec
= vma
->vm_flags
& VM_EXEC
;
492 if (!(has_valid_asid(vma
->vm_mm
)))
500 static void r4k_flush_cache_range(struct vm_area_struct
*vma
,
501 unsigned long start
, unsigned long end
)
503 int exec
= vma
->vm_flags
& VM_EXEC
;
505 if (cpu_has_dc_aliases
|| (exec
&& !cpu_has_ic_fills_f_dc
))
506 r4k_on_each_cpu(local_r4k_flush_cache_range
, vma
);
509 static inline void local_r4k_flush_cache_mm(void * args
)
511 struct mm_struct
*mm
= args
;
513 if (!has_valid_asid(mm
))
517 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
518 * only flush the primary caches but R1x000 behave sane ...
519 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
520 * caches, so we can bail out early.
522 if (current_cpu_type() == CPU_R4000SC
||
523 current_cpu_type() == CPU_R4000MC
||
524 current_cpu_type() == CPU_R4400SC
||
525 current_cpu_type() == CPU_R4400MC
) {
533 static void r4k_flush_cache_mm(struct mm_struct
*mm
)
535 if (!cpu_has_dc_aliases
)
538 r4k_on_each_cpu(local_r4k_flush_cache_mm
, mm
);
541 struct flush_cache_page_args
{
542 struct vm_area_struct
*vma
;
547 static inline void local_r4k_flush_cache_page(void *args
)
549 struct flush_cache_page_args
*fcp_args
= args
;
550 struct vm_area_struct
*vma
= fcp_args
->vma
;
551 unsigned long addr
= fcp_args
->addr
;
552 struct page
*page
= pfn_to_page(fcp_args
->pfn
);
553 int exec
= vma
->vm_flags
& VM_EXEC
;
554 struct mm_struct
*mm
= vma
->vm_mm
;
555 int map_coherent
= 0;
563 * If ownes no valid ASID yet, cannot possibly have gotten
564 * this page into the cache.
566 if (!has_valid_asid(mm
))
570 pgdp
= pgd_offset(mm
, addr
);
571 pudp
= pud_offset(pgdp
, addr
);
572 pmdp
= pmd_offset(pudp
, addr
);
573 ptep
= pte_offset(pmdp
, addr
);
576 * If the page isn't marked valid, the page cannot possibly be
579 if (!(pte_present(*ptep
)))
582 if ((mm
== current
->active_mm
) && (pte_val(*ptep
) & _PAGE_VALID
))
586 * Use kmap_coherent or kmap_atomic to do flushes for
587 * another ASID than the current one.
589 map_coherent
= (cpu_has_dc_aliases
&&
590 page_mapped(page
) && !Page_dcache_dirty(page
));
592 vaddr
= kmap_coherent(page
, addr
);
594 vaddr
= kmap_atomic(page
);
595 addr
= (unsigned long)vaddr
;
598 if (cpu_has_dc_aliases
|| (exec
&& !cpu_has_ic_fills_f_dc
)) {
599 vaddr
? r4k_blast_dcache_page(addr
) :
600 r4k_blast_dcache_user_page(addr
);
601 if (exec
&& !cpu_icache_snoops_remote_store
)
602 r4k_blast_scache_page(addr
);
605 if (vaddr
&& cpu_has_vtag_icache
&& mm
== current
->active_mm
) {
606 int cpu
= smp_processor_id();
608 if (cpu_context(cpu
, mm
) != 0)
609 drop_mmu_context(mm
, cpu
);
611 vaddr
? r4k_blast_icache_page(addr
) :
612 r4k_blast_icache_user_page(addr
);
619 kunmap_atomic(vaddr
);
623 static void r4k_flush_cache_page(struct vm_area_struct
*vma
,
624 unsigned long addr
, unsigned long pfn
)
626 struct flush_cache_page_args args
;
632 r4k_on_each_cpu(local_r4k_flush_cache_page
, &args
);
635 static inline void local_r4k_flush_data_cache_page(void * addr
)
637 r4k_blast_dcache_page((unsigned long) addr
);
640 static void r4k_flush_data_cache_page(unsigned long addr
)
643 local_r4k_flush_data_cache_page((void *)addr
);
645 r4k_on_each_cpu(local_r4k_flush_data_cache_page
, (void *) addr
);
648 struct flush_icache_range_args
{
653 static inline void local_r4k_flush_icache_range(unsigned long start
, unsigned long end
)
655 if (!cpu_has_ic_fills_f_dc
) {
656 if (end
- start
>= dcache_size
) {
659 R4600_HIT_CACHEOP_WAR_IMPL
;
660 protected_blast_dcache_range(start
, end
);
664 if (end
- start
> icache_size
)
667 switch (boot_cpu_type()) {
669 protected_loongson2_blast_icache_range(start
, end
);
673 protected_blast_icache_range(start
, end
);
679 * Due to all possible segment mappings, there might cache aliases
680 * caused by the bootloader being in non-EVA mode, and the CPU switching
681 * to EVA during early kernel init. It's best to flush the scache
682 * to avoid having secondary cores fetching stale data and lead to
685 bc_wback_inv(start
, (end
- start
));
690 static inline void local_r4k_flush_icache_range_ipi(void *args
)
692 struct flush_icache_range_args
*fir_args
= args
;
693 unsigned long start
= fir_args
->start
;
694 unsigned long end
= fir_args
->end
;
696 local_r4k_flush_icache_range(start
, end
);
699 static void r4k_flush_icache_range(unsigned long start
, unsigned long end
)
701 struct flush_icache_range_args args
;
706 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi
, &args
);
707 instruction_hazard();
710 #if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
712 static void r4k_dma_cache_wback_inv(unsigned long addr
, unsigned long size
)
714 /* Catch bad driver code */
718 if (cpu_has_inclusive_pcaches
) {
719 if (size
>= scache_size
)
722 blast_scache_range(addr
, addr
+ size
);
729 * Either no secondary cache or the available caches don't have the
730 * subset property so we have to flush the primary caches
733 if (cpu_has_safe_index_cacheops
&& size
>= dcache_size
) {
736 R4600_HIT_CACHEOP_WAR_IMPL
;
737 blast_dcache_range(addr
, addr
+ size
);
741 bc_wback_inv(addr
, size
);
745 static void r4k_dma_cache_inv(unsigned long addr
, unsigned long size
)
747 /* Catch bad driver code */
751 if (cpu_has_inclusive_pcaches
) {
752 if (size
>= scache_size
)
756 * There is no clearly documented alignment requirement
757 * for the cache instruction on MIPS processors and
758 * some processors, among them the RM5200 and RM7000
759 * QED processors will throw an address error for cache
760 * hit ops with insufficient alignment. Solved by
761 * aligning the address to cache line size.
763 blast_inv_scache_range(addr
, addr
+ size
);
770 if (cpu_has_safe_index_cacheops
&& size
>= dcache_size
) {
773 R4600_HIT_CACHEOP_WAR_IMPL
;
774 blast_inv_dcache_range(addr
, addr
+ size
);
781 #endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
784 * While we're protected against bad userland addresses we don't care
785 * very much about what happens in that case. Usually a segmentation
786 * fault will dump the process later on anyway ...
788 static void local_r4k_flush_cache_sigtramp(void * arg
)
790 unsigned long ic_lsize
= cpu_icache_line_size();
791 unsigned long dc_lsize
= cpu_dcache_line_size();
792 unsigned long sc_lsize
= cpu_scache_line_size();
793 unsigned long addr
= (unsigned long) arg
;
795 R4600_HIT_CACHEOP_WAR_IMPL
;
797 protected_writeback_dcache_line(addr
& ~(dc_lsize
- 1));
798 if (!cpu_icache_snoops_remote_store
&& scache_size
)
799 protected_writeback_scache_line(addr
& ~(sc_lsize
- 1));
801 protected_flush_icache_line(addr
& ~(ic_lsize
- 1));
802 if (MIPS4K_ICACHE_REFILL_WAR
) {
803 __asm__
__volatile__ (
806 ".set "MIPS_ISA_LEVEL
"\n\t"
818 : "i" (Hit_Invalidate_I
));
820 if (MIPS_CACHE_SYNC_WAR
)
821 __asm__
__volatile__ ("sync");
824 static void r4k_flush_cache_sigtramp(unsigned long addr
)
826 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp
, (void *) addr
);
829 static void r4k_flush_icache_all(void)
831 if (cpu_has_vtag_icache
)
835 struct flush_kernel_vmap_range_args
{
840 static inline void local_r4k_flush_kernel_vmap_range(void *args
)
842 struct flush_kernel_vmap_range_args
*vmra
= args
;
843 unsigned long vaddr
= vmra
->vaddr
;
844 int size
= vmra
->size
;
847 * Aliases only affect the primary caches so don't bother with
848 * S-caches or T-caches.
850 if (cpu_has_safe_index_cacheops
&& size
>= dcache_size
)
853 R4600_HIT_CACHEOP_WAR_IMPL
;
854 blast_dcache_range(vaddr
, vaddr
+ size
);
858 static void r4k_flush_kernel_vmap_range(unsigned long vaddr
, int size
)
860 struct flush_kernel_vmap_range_args args
;
862 args
.vaddr
= (unsigned long) vaddr
;
865 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range
, &args
);
868 static inline void rm7k_erratum31(void)
870 const unsigned long ic_lsize
= 32;
873 /* RM7000 erratum #31. The icache is screwed at startup. */
877 for (addr
= INDEX_BASE
; addr
<= INDEX_BASE
+ 4096; addr
+= ic_lsize
) {
878 __asm__
__volatile__ (
882 "cache\t%1, 0(%0)\n\t"
883 "cache\t%1, 0x1000(%0)\n\t"
884 "cache\t%1, 0x2000(%0)\n\t"
885 "cache\t%1, 0x3000(%0)\n\t"
886 "cache\t%2, 0(%0)\n\t"
887 "cache\t%2, 0x1000(%0)\n\t"
888 "cache\t%2, 0x2000(%0)\n\t"
889 "cache\t%2, 0x3000(%0)\n\t"
890 "cache\t%1, 0(%0)\n\t"
891 "cache\t%1, 0x1000(%0)\n\t"
892 "cache\t%1, 0x2000(%0)\n\t"
893 "cache\t%1, 0x3000(%0)\n\t"
896 : "r" (addr
), "i" (Index_Store_Tag_I
), "i" (Fill
));
900 static inline int alias_74k_erratum(struct cpuinfo_mips
*c
)
902 unsigned int imp
= c
->processor_id
& PRID_IMP_MASK
;
903 unsigned int rev
= c
->processor_id
& PRID_REV_MASK
;
907 * Early versions of the 74K do not update the cache tags on a
908 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
909 * aliases. In this case it is better to treat the cache as always
910 * having aliases. Also disable the synonym tag update feature
911 * where available. In this case no opportunistic tag update will
912 * happen where a load causes a virtual address miss but a physical
913 * address hit during a D-cache look-up.
917 if (rev
<= PRID_REV_ENCODE_332(2, 4, 0))
919 if (rev
== PRID_REV_ENCODE_332(2, 4, 0))
920 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND
);
923 if (rev
<= PRID_REV_ENCODE_332(1, 1, 0)) {
925 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND
);
935 static void b5k_instruction_hazard(void)
939 __asm__
__volatile__(
940 " nop; nop; nop; nop; nop; nop; nop; nop\n"
941 " nop; nop; nop; nop; nop; nop; nop; nop\n"
942 " nop; nop; nop; nop; nop; nop; nop; nop\n"
943 " nop; nop; nop; nop; nop; nop; nop; nop\n"
947 static char *way_string
[] = { NULL
, "direct mapped", "2-way",
948 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
951 static void probe_pcache(void)
953 struct cpuinfo_mips
*c
= ¤t_cpu_data
;
954 unsigned int config
= read_c0_config();
955 unsigned int prid
= read_c0_prid();
956 int has_74k_erratum
= 0;
957 unsigned long config1
;
960 switch (current_cpu_type()) {
961 case CPU_R4600
: /* QED style two way caches? */
965 icache_size
= 1 << (12 + ((config
& CONF_IC
) >> 9));
966 c
->icache
.linesz
= 16 << ((config
& CONF_IB
) >> 5);
968 c
->icache
.waybit
= __ffs(icache_size
/2);
970 dcache_size
= 1 << (12 + ((config
& CONF_DC
) >> 6));
971 c
->dcache
.linesz
= 16 << ((config
& CONF_DB
) >> 4);
973 c
->dcache
.waybit
= __ffs(dcache_size
/2);
975 c
->options
|= MIPS_CPU_CACHE_CDEX_P
;
980 icache_size
= 1 << (12 + ((config
& CONF_IC
) >> 9));
981 c
->icache
.linesz
= 16 << ((config
& CONF_IB
) >> 5);
985 dcache_size
= 1 << (12 + ((config
& CONF_DC
) >> 6));
986 c
->dcache
.linesz
= 16 << ((config
& CONF_DB
) >> 4);
988 c
->dcache
.waybit
= 0;
990 c
->options
|= MIPS_CPU_CACHE_CDEX_P
| MIPS_CPU_PREFETCH
;
994 icache_size
= 1 << (12 + ((config
& CONF_IC
) >> 9));
995 c
->icache
.linesz
= 16 << ((config
& CONF_IB
) >> 5);
999 dcache_size
= 1 << (12 + ((config
& CONF_DC
) >> 6));
1000 c
->dcache
.linesz
= 16 << ((config
& CONF_DB
) >> 4);
1002 c
->dcache
.waybit
= 0;
1004 c
->options
|= MIPS_CPU_CACHE_CDEX_P
;
1005 c
->options
|= MIPS_CPU_PREFETCH
;
1015 icache_size
= 1 << (12 + ((config
& CONF_IC
) >> 9));
1016 c
->icache
.linesz
= 16 << ((config
& CONF_IB
) >> 5);
1018 c
->icache
.waybit
= 0; /* doesn't matter */
1020 dcache_size
= 1 << (12 + ((config
& CONF_DC
) >> 6));
1021 c
->dcache
.linesz
= 16 << ((config
& CONF_DB
) >> 4);
1023 c
->dcache
.waybit
= 0; /* does not matter */
1025 c
->options
|= MIPS_CPU_CACHE_CDEX_P
;
1032 icache_size
= 1 << (12 + ((config
& R10K_CONF_IC
) >> 29));
1033 c
->icache
.linesz
= 64;
1035 c
->icache
.waybit
= 0;
1037 dcache_size
= 1 << (12 + ((config
& R10K_CONF_DC
) >> 26));
1038 c
->dcache
.linesz
= 32;
1040 c
->dcache
.waybit
= 0;
1042 c
->options
|= MIPS_CPU_PREFETCH
;
1046 write_c0_config(config
& ~VR41_CONF_P4K
);
1048 /* Workaround for cache instruction bug of VR4131 */
1049 if (c
->processor_id
== 0x0c80U
|| c
->processor_id
== 0x0c81U
||
1050 c
->processor_id
== 0x0c82U
) {
1051 config
|= 0x00400000U
;
1052 if (c
->processor_id
== 0x0c80U
)
1053 config
|= VR41_CONF_BP
;
1054 write_c0_config(config
);
1056 c
->options
|= MIPS_CPU_CACHE_CDEX_P
;
1058 icache_size
= 1 << (10 + ((config
& CONF_IC
) >> 9));
1059 c
->icache
.linesz
= 16 << ((config
& CONF_IB
) >> 5);
1061 c
->icache
.waybit
= __ffs(icache_size
/2);
1063 dcache_size
= 1 << (10 + ((config
& CONF_DC
) >> 6));
1064 c
->dcache
.linesz
= 16 << ((config
& CONF_DB
) >> 4);
1066 c
->dcache
.waybit
= __ffs(dcache_size
/2);
1075 icache_size
= 1 << (10 + ((config
& CONF_IC
) >> 9));
1076 c
->icache
.linesz
= 16 << ((config
& CONF_IB
) >> 5);
1078 c
->icache
.waybit
= 0; /* doesn't matter */
1080 dcache_size
= 1 << (10 + ((config
& CONF_DC
) >> 6));
1081 c
->dcache
.linesz
= 16 << ((config
& CONF_DB
) >> 4);
1083 c
->dcache
.waybit
= 0; /* does not matter */
1085 c
->options
|= MIPS_CPU_CACHE_CDEX_P
;
1091 icache_size
= 1 << (12 + ((config
& CONF_IC
) >> 9));
1092 c
->icache
.linesz
= 16 << ((config
& CONF_IB
) >> 5);
1094 c
->icache
.waybit
= __ffs(icache_size
/ c
->icache
.ways
);
1096 dcache_size
= 1 << (12 + ((config
& CONF_DC
) >> 6));
1097 c
->dcache
.linesz
= 16 << ((config
& CONF_DB
) >> 4);
1099 c
->dcache
.waybit
= __ffs(dcache_size
/ c
->dcache
.ways
);
1101 c
->options
|= MIPS_CPU_CACHE_CDEX_P
;
1102 c
->options
|= MIPS_CPU_PREFETCH
;
1106 icache_size
= 1 << (12 + ((config
& CONF_IC
) >> 9));
1107 c
->icache
.linesz
= 16 << ((config
& CONF_IB
) >> 5);
1112 c
->icache
.waybit
= 0;
1114 dcache_size
= 1 << (12 + ((config
& CONF_DC
) >> 6));
1115 c
->dcache
.linesz
= 16 << ((config
& CONF_DB
) >> 4);
1120 c
->dcache
.waybit
= 0;
1124 config1
= read_c0_config1();
1125 lsize
= (config1
>> 19) & 7;
1127 c
->icache
.linesz
= 2 << lsize
;
1129 c
->icache
.linesz
= 0;
1130 c
->icache
.sets
= 64 << ((config1
>> 22) & 7);
1131 c
->icache
.ways
= 1 + ((config1
>> 16) & 7);
1132 icache_size
= c
->icache
.sets
*
1135 c
->icache
.waybit
= 0;
1137 lsize
= (config1
>> 10) & 7;
1139 c
->dcache
.linesz
= 2 << lsize
;
1141 c
->dcache
.linesz
= 0;
1142 c
->dcache
.sets
= 64 << ((config1
>> 13) & 7);
1143 c
->dcache
.ways
= 1 + ((config1
>> 7) & 7);
1144 dcache_size
= c
->dcache
.sets
*
1147 c
->dcache
.waybit
= 0;
1150 case CPU_CAVIUM_OCTEON3
:
1151 /* For now lie about the number of ways. */
1152 c
->icache
.linesz
= 128;
1153 c
->icache
.sets
= 16;
1155 c
->icache
.flags
|= MIPS_CACHE_VTAG
;
1156 icache_size
= c
->icache
.sets
* c
->icache
.ways
* c
->icache
.linesz
;
1158 c
->dcache
.linesz
= 128;
1161 dcache_size
= c
->dcache
.sets
* c
->dcache
.ways
* c
->dcache
.linesz
;
1162 c
->options
|= MIPS_CPU_PREFETCH
;
1166 if (!(config
& MIPS_CONF_M
))
1167 panic("Don't know how to probe P-caches on this cpu.");
1170 * So we seem to be a MIPS32 or MIPS64 CPU
1171 * So let's probe the I-cache ...
1173 config1
= read_c0_config1();
1175 lsize
= (config1
>> 19) & 7;
1177 /* IL == 7 is reserved */
1179 panic("Invalid icache line size");
1181 c
->icache
.linesz
= lsize
? 2 << lsize
: 0;
1183 c
->icache
.sets
= 32 << (((config1
>> 22) + 1) & 7);
1184 c
->icache
.ways
= 1 + ((config1
>> 16) & 7);
1186 icache_size
= c
->icache
.sets
*
1189 c
->icache
.waybit
= __ffs(icache_size
/c
->icache
.ways
);
1191 if (config
& 0x8) /* VI bit */
1192 c
->icache
.flags
|= MIPS_CACHE_VTAG
;
1195 * Now probe the MIPS32 / MIPS64 data cache.
1197 c
->dcache
.flags
= 0;
1199 lsize
= (config1
>> 10) & 7;
1201 /* DL == 7 is reserved */
1203 panic("Invalid dcache line size");
1205 c
->dcache
.linesz
= lsize
? 2 << lsize
: 0;
1207 c
->dcache
.sets
= 32 << (((config1
>> 13) + 1) & 7);
1208 c
->dcache
.ways
= 1 + ((config1
>> 7) & 7);
1210 dcache_size
= c
->dcache
.sets
*
1213 c
->dcache
.waybit
= __ffs(dcache_size
/c
->dcache
.ways
);
1215 c
->options
|= MIPS_CPU_PREFETCH
;
1220 * Processor configuration sanity check for the R4000SC erratum
1221 * #5. With page sizes larger than 32kB there is no possibility
1222 * to get a VCE exception anymore so we don't care about this
1223 * misconfiguration. The case is rather theoretical anyway;
1224 * presumably no vendor is shipping his hardware in the "bad"
1227 if ((prid
& PRID_IMP_MASK
) == PRID_IMP_R4000
&&
1228 (prid
& PRID_REV_MASK
) < PRID_REV_R4400
&&
1229 !(config
& CONF_SC
) && c
->icache
.linesz
!= 16 &&
1230 PAGE_SIZE
<= 0x8000)
1231 panic("Improper R4000SC processor configuration detected");
1233 /* compute a couple of other cache variables */
1234 c
->icache
.waysize
= icache_size
/ c
->icache
.ways
;
1235 c
->dcache
.waysize
= dcache_size
/ c
->dcache
.ways
;
1237 c
->icache
.sets
= c
->icache
.linesz
?
1238 icache_size
/ (c
->icache
.linesz
* c
->icache
.ways
) : 0;
1239 c
->dcache
.sets
= c
->dcache
.linesz
?
1240 dcache_size
/ (c
->dcache
.linesz
* c
->dcache
.ways
) : 0;
1243 * R1x000 P-caches are odd in a positive way. They're 32kB 2-way
1244 * virtually indexed so normally would suffer from aliases. So
1245 * normally they'd suffer from aliases but magic in the hardware deals
1246 * with that for us so we don't need to take care ourselves.
1248 switch (current_cpu_type()) {
1254 c
->dcache
.flags
|= MIPS_CACHE_PINDEX
;
1265 has_74k_erratum
= alias_74k_erratum(c
);
1272 case CPU_INTERAPTIV
:
1276 case CPU_QEMU_GENERIC
:
1277 if (!(read_c0_config7() & MIPS_CONF7_IAR
) &&
1278 (c
->icache
.waysize
> PAGE_SIZE
))
1279 c
->icache
.flags
|= MIPS_CACHE_ALIASES
;
1280 if (!has_74k_erratum
&& (read_c0_config7() & MIPS_CONF7_AR
)) {
1282 * Effectively physically indexed dcache,
1283 * thus no virtual aliases.
1285 c
->dcache
.flags
|= MIPS_CACHE_PINDEX
;
1289 if (has_74k_erratum
|| c
->dcache
.waysize
> PAGE_SIZE
)
1290 c
->dcache
.flags
|= MIPS_CACHE_ALIASES
;
1293 switch (current_cpu_type()) {
1296 * Some older 20Kc chips doesn't have the 'VI' bit in
1297 * the config register.
1299 c
->icache
.flags
|= MIPS_CACHE_VTAG
;
1303 c
->icache
.flags
|= MIPS_CACHE_IC_F_DC
;
1308 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1309 * one op will act on all 4 ways
1314 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1316 c
->icache
.flags
& MIPS_CACHE_VTAG
? "VIVT" : "VIPT",
1317 way_string
[c
->icache
.ways
], c
->icache
.linesz
);
1319 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1320 dcache_size
>> 10, way_string
[c
->dcache
.ways
],
1321 (c
->dcache
.flags
& MIPS_CACHE_PINDEX
) ? "PIPT" : "VIPT",
1322 (c
->dcache
.flags
& MIPS_CACHE_ALIASES
) ?
1323 "cache aliases" : "no aliases",
1328 * If you even _breathe_ on this function, look at the gcc output and make sure
1329 * it does not pop things on and off the stack for the cache sizing loop that
1330 * executes in KSEG1 space or else you will crash and burn badly. You have
1333 static int probe_scache(void)
1335 unsigned long flags
, addr
, begin
, end
, pow2
;
1336 unsigned int config
= read_c0_config();
1337 struct cpuinfo_mips
*c
= ¤t_cpu_data
;
1339 if (config
& CONF_SC
)
1342 begin
= (unsigned long) &_stext
;
1343 begin
&= ~((4 * 1024 * 1024) - 1);
1344 end
= begin
+ (4 * 1024 * 1024);
1347 * This is such a bitch, you'd think they would make it easy to do
1348 * this. Away you daemons of stupidity!
1350 local_irq_save(flags
);
1352 /* Fill each size-multiple cache line with a valid tag. */
1354 for (addr
= begin
; addr
< end
; addr
= (begin
+ pow2
)) {
1355 unsigned long *p
= (unsigned long *) addr
;
1356 __asm__
__volatile__("nop" : : "r" (*p
)); /* whee... */
1360 /* Load first line with zero (therefore invalid) tag. */
1363 __asm__
__volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1364 cache_op(Index_Store_Tag_I
, begin
);
1365 cache_op(Index_Store_Tag_D
, begin
);
1366 cache_op(Index_Store_Tag_SD
, begin
);
1368 /* Now search for the wrap around point. */
1369 pow2
= (128 * 1024);
1370 for (addr
= begin
+ (128 * 1024); addr
< end
; addr
= begin
+ pow2
) {
1371 cache_op(Index_Load_Tag_SD
, addr
);
1372 __asm__
__volatile__("nop; nop; nop; nop;"); /* hazard... */
1373 if (!read_c0_taglo())
1377 local_irq_restore(flags
);
1381 c
->scache
.linesz
= 16 << ((config
& R4K_CONF_SB
) >> 22);
1383 c
->scache
.waybit
= 0; /* does not matter */
1388 static void __init
loongson2_sc_init(void)
1390 struct cpuinfo_mips
*c
= ¤t_cpu_data
;
1392 scache_size
= 512*1024;
1393 c
->scache
.linesz
= 32;
1395 c
->scache
.waybit
= 0;
1396 c
->scache
.waysize
= scache_size
/ (c
->scache
.ways
);
1397 c
->scache
.sets
= scache_size
/ (c
->scache
.linesz
* c
->scache
.ways
);
1398 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1399 scache_size
>> 10, way_string
[c
->scache
.ways
], c
->scache
.linesz
);
1401 c
->options
|= MIPS_CPU_INCLUSIVE_CACHES
;
1404 static void __init
loongson3_sc_init(void)
1406 struct cpuinfo_mips
*c
= ¤t_cpu_data
;
1407 unsigned int config2
, lsize
;
1409 config2
= read_c0_config2();
1410 lsize
= (config2
>> 4) & 15;
1412 c
->scache
.linesz
= 2 << lsize
;
1414 c
->scache
.linesz
= 0;
1415 c
->scache
.sets
= 64 << ((config2
>> 8) & 15);
1416 c
->scache
.ways
= 1 + (config2
& 15);
1418 scache_size
= c
->scache
.sets
*
1421 /* Loongson-3 has 4 cores, 1MB scache for each. scaches are shared */
1423 c
->scache
.waybit
= 0;
1424 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1425 scache_size
>> 10, way_string
[c
->scache
.ways
], c
->scache
.linesz
);
1427 c
->options
|= MIPS_CPU_INCLUSIVE_CACHES
;
1431 extern int r5k_sc_init(void);
1432 extern int rm7k_sc_init(void);
1433 extern int mips_sc_init(void);
1435 static void setup_scache(void)
1437 struct cpuinfo_mips
*c
= ¤t_cpu_data
;
1438 unsigned int config
= read_c0_config();
1442 * Do the probing thing on R4000SC and R4400SC processors. Other
1443 * processors don't have a S-cache that would be relevant to the
1444 * Linux memory management.
1446 switch (current_cpu_type()) {
1451 sc_present
= run_uncached(probe_scache
);
1453 c
->options
|= MIPS_CPU_CACHE_CDEX_S
;
1460 scache_size
= 0x80000 << ((config
& R10K_CONF_SS
) >> 16);
1461 c
->scache
.linesz
= 64 << ((config
>> 13) & 1);
1463 c
->scache
.waybit
= 0;
1469 #ifdef CONFIG_R5000_CPU_SCACHE
1475 #ifdef CONFIG_RM7000_CPU_SCACHE
1481 loongson2_sc_init();
1485 loongson3_sc_init();
1488 case CPU_CAVIUM_OCTEON3
:
1490 /* don't need to worry about L2, fully coherent */
1494 if (c
->isa_level
& (MIPS_CPU_ISA_M32R1
| MIPS_CPU_ISA_M32R2
|
1495 MIPS_CPU_ISA_M32R6
| MIPS_CPU_ISA_M64R1
|
1496 MIPS_CPU_ISA_M64R2
| MIPS_CPU_ISA_M64R6
)) {
1497 #ifdef CONFIG_MIPS_CPU_SCACHE
1498 if (mips_sc_init ()) {
1499 scache_size
= c
->scache
.ways
* c
->scache
.sets
* c
->scache
.linesz
;
1500 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1502 way_string
[c
->scache
.ways
], c
->scache
.linesz
);
1505 if (!(c
->scache
.flags
& MIPS_CACHE_NOT_PRESENT
))
1506 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1516 /* compute a couple of other cache variables */
1517 c
->scache
.waysize
= scache_size
/ c
->scache
.ways
;
1519 c
->scache
.sets
= scache_size
/ (c
->scache
.linesz
* c
->scache
.ways
);
1521 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1522 scache_size
>> 10, way_string
[c
->scache
.ways
], c
->scache
.linesz
);
1524 c
->options
|= MIPS_CPU_INCLUSIVE_CACHES
;
1527 void au1x00_fixup_config_od(void)
1530 * c0_config.od (bit 19) was write only (and read as 0)
1531 * on the early revisions of Alchemy SOCs. It disables the bus
1532 * transaction overlapping and needs to be set to fix various errata.
1534 switch (read_c0_prid()) {
1535 case 0x00030100: /* Au1000 DA */
1536 case 0x00030201: /* Au1000 HA */
1537 case 0x00030202: /* Au1000 HB */
1538 case 0x01030200: /* Au1500 AB */
1540 * Au1100 errata actually keeps silence about this bit, so we set it
1541 * just in case for those revisions that require it to be set according
1542 * to the (now gone) cpu table.
1544 case 0x02030200: /* Au1100 AB */
1545 case 0x02030201: /* Au1100 BA */
1546 case 0x02030202: /* Au1100 BC */
1547 set_c0_config(1 << 19);
1552 /* CP0 hazard avoidance. */
1553 #define NXP_BARRIER() \
1554 __asm__ __volatile__( \
1555 ".set noreorder\n\t" \
1556 "nop; nop; nop; nop; nop; nop;\n\t" \
1559 static void nxp_pr4450_fixup_config(void)
1561 unsigned long config0
;
1563 config0
= read_c0_config();
1565 /* clear all three cache coherency fields */
1566 config0
&= ~(0x7 | (7 << 25) | (7 << 28));
1567 config0
|= (((_page_cachable_default
>> _CACHE_SHIFT
) << 0) |
1568 ((_page_cachable_default
>> _CACHE_SHIFT
) << 25) |
1569 ((_page_cachable_default
>> _CACHE_SHIFT
) << 28));
1570 write_c0_config(config0
);
1574 static int cca
= -1;
1576 static int __init
cca_setup(char *str
)
1578 get_option(&str
, &cca
);
1583 early_param("cca", cca_setup
);
1585 static void coherency_setup(void)
1587 if (cca
< 0 || cca
> 7)
1588 cca
= read_c0_config() & CONF_CM_CMASK
;
1589 _page_cachable_default
= cca
<< _CACHE_SHIFT
;
1591 pr_debug("Using cache attribute %d\n", cca
);
1592 change_c0_config(CONF_CM_CMASK
, cca
);
1595 * c0_status.cu=0 specifies that updates by the sc instruction use
1596 * the coherency mode specified by the TLB; 1 means cachable
1597 * coherent update on write will be used. Not all processors have
1598 * this bit and; some wire it to zero, others like Toshiba had the
1599 * silly idea of putting something else there ...
1601 switch (current_cpu_type()) {
1608 clear_c0_config(CONF_CU
);
1611 * We need to catch the early Alchemy SOCs with
1612 * the write-only co_config.od bit and set it back to one on:
1613 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
1616 au1x00_fixup_config_od();
1619 case PRID_IMP_PR4450
:
1620 nxp_pr4450_fixup_config();
1625 static void r4k_cache_error_setup(void)
1627 extern char __weak except_vec2_generic
;
1628 extern char __weak except_vec2_sb1
;
1630 switch (current_cpu_type()) {
1633 set_uncached_handler(0x100, &except_vec2_sb1
, 0x80);
1637 set_uncached_handler(0x100, &except_vec2_generic
, 0x80);
1642 void r4k_cache_init(void)
1644 extern void build_clear_page(void);
1645 extern void build_copy_page(void);
1646 struct cpuinfo_mips
*c
= ¤t_cpu_data
;
1651 r4k_blast_dcache_page_setup();
1652 r4k_blast_dcache_page_indexed_setup();
1653 r4k_blast_dcache_setup();
1654 r4k_blast_icache_page_setup();
1655 r4k_blast_icache_page_indexed_setup();
1656 r4k_blast_icache_setup();
1657 r4k_blast_scache_page_setup();
1658 r4k_blast_scache_page_indexed_setup();
1659 r4k_blast_scache_setup();
1661 r4k_blast_dcache_user_page_setup();
1662 r4k_blast_icache_user_page_setup();
1666 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1667 * This code supports virtually indexed processors and will be
1668 * unnecessarily inefficient on physically indexed processors.
1670 if (c
->dcache
.linesz
)
1671 shm_align_mask
= max_t( unsigned long,
1672 c
->dcache
.sets
* c
->dcache
.linesz
- 1,
1675 shm_align_mask
= PAGE_SIZE
-1;
1677 __flush_cache_vmap
= r4k__flush_cache_vmap
;
1678 __flush_cache_vunmap
= r4k__flush_cache_vunmap
;
1680 flush_cache_all
= cache_noop
;
1681 __flush_cache_all
= r4k___flush_cache_all
;
1682 flush_cache_mm
= r4k_flush_cache_mm
;
1683 flush_cache_page
= r4k_flush_cache_page
;
1684 flush_cache_range
= r4k_flush_cache_range
;
1686 __flush_kernel_vmap_range
= r4k_flush_kernel_vmap_range
;
1688 flush_cache_sigtramp
= r4k_flush_cache_sigtramp
;
1689 flush_icache_all
= r4k_flush_icache_all
;
1690 local_flush_data_cache_page
= local_r4k_flush_data_cache_page
;
1691 flush_data_cache_page
= r4k_flush_data_cache_page
;
1692 flush_icache_range
= r4k_flush_icache_range
;
1693 local_flush_icache_range
= local_r4k_flush_icache_range
;
1695 #if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
1697 _dma_cache_wback_inv
= (void *)cache_noop
;
1698 _dma_cache_wback
= (void *)cache_noop
;
1699 _dma_cache_inv
= (void *)cache_noop
;
1701 _dma_cache_wback_inv
= r4k_dma_cache_wback_inv
;
1702 _dma_cache_wback
= r4k_dma_cache_wback_inv
;
1703 _dma_cache_inv
= r4k_dma_cache_inv
;
1711 * We want to run CMP kernels on core with and without coherent
1712 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1713 * or not to flush caches.
1715 local_r4k___flush_cache_all(NULL
);
1718 board_cache_error_setup
= r4k_cache_error_setup
;
1723 switch (current_cpu_type()) {
1726 /* No IPI is needed because all CPUs share the same D$ */
1727 flush_data_cache_page
= r4k_blast_dcache_page
;
1730 /* We lose our superpowers if L2 is disabled */
1731 if (c
->scache
.flags
& MIPS_CACHE_NOT_PRESENT
)
1734 /* I$ fills from D$ just by emptying the write buffers */
1735 flush_cache_page
= (void *)b5k_instruction_hazard
;
1736 flush_cache_range
= (void *)b5k_instruction_hazard
;
1737 flush_cache_sigtramp
= (void *)b5k_instruction_hazard
;
1738 local_flush_data_cache_page
= (void *)b5k_instruction_hazard
;
1739 flush_data_cache_page
= (void *)b5k_instruction_hazard
;
1740 flush_icache_range
= (void *)b5k_instruction_hazard
;
1741 local_flush_icache_range
= (void *)b5k_instruction_hazard
;
1743 /* Cache aliases are handled in hardware; allow HIGHMEM */
1744 current_cpu_data
.dcache
.flags
&= ~MIPS_CACHE_ALIASES
;
1746 /* Optimization: an L2 flush implicitly flushes the L1 */
1747 current_cpu_data
.options
|= MIPS_CPU_INCLUSIVE_CACHES
;
1752 static int r4k_cache_pm_notifier(struct notifier_block
*self
, unsigned long cmd
,
1756 case CPU_PM_ENTER_FAILED
:
1765 static struct notifier_block r4k_cache_pm_notifier_block
= {
1766 .notifier_call
= r4k_cache_pm_notifier
,
1769 int __init
r4k_cache_init_pm(void)
1771 return cpu_pm_register_notifier(&r4k_cache_pm_notifier_block
);
1773 arch_initcall(r4k_cache_init_pm
);