Linux 2.6.25.3
[linux/fpc-iii.git] / include / asm-arm / arch-clps711x / autcpu12.h
blob1588a365f610893e8b98b58e0362f0cb3b162e9c
1 /*
2 * AUTCPU12 specific defines
4 * (c) 2001 Thomas Gleixner, autronix automation <gleixner@autronix.de>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 #ifndef __ASM_ARCH_AUTCPU12_H
21 #define __ASM_ARCH_AUTCPU12_H
24 * The CS8900A ethernet chip has its I/O registers wired to chip select 2
25 * (nCS2). This is the mapping for it.
27 #define AUTCPU12_PHYS_CS8900A CS2_PHYS_BASE /* physical */
28 #define AUTCPU12_VIRT_CS8900A (0xfe000000) /* virtual */
31 * The flash bank is wired to chip select 0
33 #define AUTCPU12_PHYS_FLASH CS0_PHYS_BASE /* physical */
35 /* offset for device specific information structure */
36 #define AUTCPU12_LCDINFO_OFFS (0x00010000)
38 * Videomemory is the internal SRAM (CS 6)
40 #define AUTCPU12_PHYS_VIDEO CS6_PHYS_BASE
41 #define AUTCPU12_VIRT_VIDEO (0xfd000000)
44 * All special IO's are tied to CS1
46 #define AUTCPU12_PHYS_CHAR_LCD CS1_PHYS_BASE +0x00000000 /* physical */
48 #define AUTCPU12_PHYS_NVRAM CS1_PHYS_BASE +0x02000000 /* physical */
50 #define AUTCPU12_PHYS_CSAUX1 CS1_PHYS_BASE +0x04000000 /* physical */
52 #define AUTCPU12_PHYS_SMC CS1_PHYS_BASE +0x06000000 /* physical */
54 #define AUTCPU12_PHYS_CAN CS1_PHYS_BASE +0x08000000 /* physical */
56 #define AUTCPU12_PHYS_TOUCH CS1_PHYS_BASE +0x0A000000 /* physical */
58 #define AUTCPU12_PHYS_IO CS1_PHYS_BASE +0x0C000000 /* physical */
60 #define AUTCPU12_PHYS_LPT CS1_PHYS_BASE +0x0E000000 /* physical */
62 /*
63 * defines for smartmedia card access
65 #define AUTCPU12_SMC_RDY (1<<2)
66 #define AUTCPU12_SMC_ALE (1<<3)
67 #define AUTCPU12_SMC_CLE (1<<4)
68 #define AUTCPU12_SMC_PORT_OFFSET PBDR
69 #define AUTCPU12_SMC_SELECT_OFFSET 0x10
71 * defines for lcd contrast
73 #define AUTCPU12_DPOT_PORT_OFFSET PEDR
74 #define AUTCPU12_DPOT_CS (1<<0)
75 #define AUTCPU12_DPOT_CLK (1<<1)
76 #define AUTCPU12_DPOT_UD (1<<2)
78 #endif