2 * Shared support code for AMD K8 northbridges and derivates.
3 * Copyright 2006 Andi Kleen, SUSE Labs. Subject to GPLv2.
6 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8 #include <linux/types.h>
9 #include <linux/slab.h>
10 #include <linux/init.h>
11 #include <linux/errno.h>
12 #include <linux/export.h>
13 #include <linux/spinlock.h>
14 #include <asm/amd_nb.h>
16 #define PCI_DEVICE_ID_AMD_17H_ROOT 0x1450
17 #define PCI_DEVICE_ID_AMD_17H_DF_F3 0x1463
18 #define PCI_DEVICE_ID_AMD_17H_DF_F4 0x1464
20 /* Protect the PCI config register pairs used for SMN and DF indirect access. */
21 static DEFINE_MUTEX(smn_mutex
);
23 static u32
*flush_words
;
25 static const struct pci_device_id amd_root_ids
[] = {
26 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_17H_ROOT
) },
30 const struct pci_device_id amd_nb_misc_ids
[] = {
31 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_K8_NB_MISC
) },
32 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_10H_NB_MISC
) },
33 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_15H_NB_F3
) },
34 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_15H_M10H_F3
) },
35 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3
) },
36 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3
) },
37 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_16H_NB_F3
) },
38 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3
) },
39 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_17H_DF_F3
) },
42 EXPORT_SYMBOL_GPL(amd_nb_misc_ids
);
44 static const struct pci_device_id amd_nb_link_ids
[] = {
45 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_15H_NB_F4
) },
46 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_15H_M30H_NB_F4
) },
47 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_15H_M60H_NB_F4
) },
48 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_16H_NB_F4
) },
49 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_16H_M30H_NB_F4
) },
50 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_17H_DF_F4
) },
54 const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges
[] __initconst
= {
61 static struct amd_northbridge_info amd_northbridges
;
65 return amd_northbridges
.num
;
67 EXPORT_SYMBOL_GPL(amd_nb_num
);
69 bool amd_nb_has_feature(unsigned int feature
)
71 return ((amd_northbridges
.flags
& feature
) == feature
);
73 EXPORT_SYMBOL_GPL(amd_nb_has_feature
);
75 struct amd_northbridge
*node_to_amd_nb(int node
)
77 return (node
< amd_northbridges
.num
) ? &amd_northbridges
.nb
[node
] : NULL
;
79 EXPORT_SYMBOL_GPL(node_to_amd_nb
);
81 static struct pci_dev
*next_northbridge(struct pci_dev
*dev
,
82 const struct pci_device_id
*ids
)
85 dev
= pci_get_device(PCI_ANY_ID
, PCI_ANY_ID
, dev
);
88 } while (!pci_match_id(ids
, dev
));
92 static int __amd_smn_rw(u16 node
, u32 address
, u32
*value
, bool write
)
97 if (node
>= amd_northbridges
.num
)
100 root
= node_to_amd_nb(node
)->root
;
104 mutex_lock(&smn_mutex
);
106 err
= pci_write_config_dword(root
, 0x60, address
);
108 pr_warn("Error programming SMN address 0x%x.\n", address
);
112 err
= (write
? pci_write_config_dword(root
, 0x64, *value
)
113 : pci_read_config_dword(root
, 0x64, value
));
115 pr_warn("Error %s SMN address 0x%x.\n",
116 (write
? "writing to" : "reading from"), address
);
119 mutex_unlock(&smn_mutex
);
125 int amd_smn_read(u16 node
, u32 address
, u32
*value
)
127 return __amd_smn_rw(node
, address
, value
, false);
129 EXPORT_SYMBOL_GPL(amd_smn_read
);
131 int amd_smn_write(u16 node
, u32 address
, u32 value
)
133 return __amd_smn_rw(node
, address
, &value
, true);
135 EXPORT_SYMBOL_GPL(amd_smn_write
);
138 * Data Fabric Indirect Access uses FICAA/FICAD.
140 * Fabric Indirect Configuration Access Address (FICAA): Constructed based
141 * on the device's Instance Id and the PCI function and register offset of
142 * the desired register.
144 * Fabric Indirect Configuration Access Data (FICAD): There are FICAD LO
145 * and FICAD HI registers but so far we only need the LO register.
147 int amd_df_indirect_read(u16 node
, u8 func
, u16 reg
, u8 instance_id
, u32
*lo
)
153 if (node
>= amd_northbridges
.num
)
156 F4
= node_to_amd_nb(node
)->link
;
161 ficaa
|= reg
& 0x3FC;
162 ficaa
|= (func
& 0x7) << 11;
163 ficaa
|= instance_id
<< 16;
165 mutex_lock(&smn_mutex
);
167 err
= pci_write_config_dword(F4
, 0x5C, ficaa
);
169 pr_warn("Error writing DF Indirect FICAA, FICAA=0x%x\n", ficaa
);
173 err
= pci_read_config_dword(F4
, 0x98, lo
);
175 pr_warn("Error reading DF Indirect FICAD LO, FICAA=0x%x.\n", ficaa
);
178 mutex_unlock(&smn_mutex
);
183 EXPORT_SYMBOL_GPL(amd_df_indirect_read
);
185 int amd_cache_northbridges(void)
188 struct amd_northbridge
*nb
;
189 struct pci_dev
*root
, *misc
, *link
;
191 if (amd_northbridges
.num
)
195 while ((misc
= next_northbridge(misc
, amd_nb_misc_ids
)) != NULL
)
201 nb
= kcalloc(i
, sizeof(struct amd_northbridge
), GFP_KERNEL
);
205 amd_northbridges
.nb
= nb
;
206 amd_northbridges
.num
= i
;
208 link
= misc
= root
= NULL
;
209 for (i
= 0; i
!= amd_northbridges
.num
; i
++) {
210 node_to_amd_nb(i
)->root
= root
=
211 next_northbridge(root
, amd_root_ids
);
212 node_to_amd_nb(i
)->misc
= misc
=
213 next_northbridge(misc
, amd_nb_misc_ids
);
214 node_to_amd_nb(i
)->link
= link
=
215 next_northbridge(link
, amd_nb_link_ids
);
218 if (amd_gart_present())
219 amd_northbridges
.flags
|= AMD_NB_GART
;
222 * Check for L3 cache presence.
224 if (!cpuid_edx(0x80000006))
228 * Some CPU families support L3 Cache Index Disable. There are some
229 * limitations because of E382 and E388 on family 0x10.
231 if (boot_cpu_data
.x86
== 0x10 &&
232 boot_cpu_data
.x86_model
>= 0x8 &&
233 (boot_cpu_data
.x86_model
> 0x9 ||
234 boot_cpu_data
.x86_mask
>= 0x1))
235 amd_northbridges
.flags
|= AMD_NB_L3_INDEX_DISABLE
;
237 if (boot_cpu_data
.x86
== 0x15)
238 amd_northbridges
.flags
|= AMD_NB_L3_INDEX_DISABLE
;
240 /* L3 cache partitioning is supported on family 0x15 */
241 if (boot_cpu_data
.x86
== 0x15)
242 amd_northbridges
.flags
|= AMD_NB_L3_PARTITIONING
;
246 EXPORT_SYMBOL_GPL(amd_cache_northbridges
);
249 * Ignores subdevice/subvendor but as far as I can figure out
250 * they're useless anyways
252 bool __init
early_is_amd_nb(u32 device
)
254 const struct pci_device_id
*id
;
255 u32 vendor
= device
& 0xffff;
258 for (id
= amd_nb_misc_ids
; id
->vendor
; id
++)
259 if (vendor
== id
->vendor
&& device
== id
->device
)
264 struct resource
*amd_get_mmconfig_range(struct resource
*res
)
268 unsigned int segn_busn_bits
;
270 if (boot_cpu_data
.x86_vendor
!= X86_VENDOR_AMD
)
273 /* assume all cpus from fam10h have mmconfig */
274 if (boot_cpu_data
.x86
< 0x10)
277 address
= MSR_FAM10H_MMIO_CONF_BASE
;
278 rdmsrl(address
, msr
);
280 /* mmconfig is not enabled */
281 if (!(msr
& FAM10H_MMIO_CONF_ENABLE
))
284 base
= msr
& (FAM10H_MMIO_CONF_BASE_MASK
<<FAM10H_MMIO_CONF_BASE_SHIFT
);
286 segn_busn_bits
= (msr
>> FAM10H_MMIO_CONF_BUSRANGE_SHIFT
) &
287 FAM10H_MMIO_CONF_BUSRANGE_MASK
;
289 res
->flags
= IORESOURCE_MEM
;
291 res
->end
= base
+ (1ULL<<(segn_busn_bits
+ 20)) - 1;
295 int amd_get_subcaches(int cpu
)
297 struct pci_dev
*link
= node_to_amd_nb(amd_get_nb_id(cpu
))->link
;
300 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING
))
303 pci_read_config_dword(link
, 0x1d4, &mask
);
305 return (mask
>> (4 * cpu_data(cpu
).cpu_core_id
)) & 0xf;
308 int amd_set_subcaches(int cpu
, unsigned long mask
)
310 static unsigned int reset
, ban
;
311 struct amd_northbridge
*nb
= node_to_amd_nb(amd_get_nb_id(cpu
));
315 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING
) || mask
> 0xf)
318 /* if necessary, collect reset state of L3 partitioning and BAN mode */
320 pci_read_config_dword(nb
->link
, 0x1d4, &reset
);
321 pci_read_config_dword(nb
->misc
, 0x1b8, &ban
);
325 /* deactivate BAN mode if any subcaches are to be disabled */
327 pci_read_config_dword(nb
->misc
, 0x1b8, ®
);
328 pci_write_config_dword(nb
->misc
, 0x1b8, reg
& ~0x180000);
331 cuid
= cpu_data(cpu
).cpu_core_id
;
333 mask
|= (0xf ^ (1 << cuid
)) << 26;
335 pci_write_config_dword(nb
->link
, 0x1d4, mask
);
337 /* reset BAN mode if L3 partitioning returned to reset state */
338 pci_read_config_dword(nb
->link
, 0x1d4, ®
);
340 pci_read_config_dword(nb
->misc
, 0x1b8, ®
);
342 pci_write_config_dword(nb
->misc
, 0x1b8, reg
| ban
);
348 static void amd_cache_gart(void)
352 if (!amd_nb_has_feature(AMD_NB_GART
))
355 flush_words
= kmalloc_array(amd_northbridges
.num
, sizeof(u32
), GFP_KERNEL
);
357 amd_northbridges
.flags
&= ~AMD_NB_GART
;
358 pr_notice("Cannot initialize GART flush words, GART support disabled\n");
362 for (i
= 0; i
!= amd_northbridges
.num
; i
++)
363 pci_read_config_dword(node_to_amd_nb(i
)->misc
, 0x9c, &flush_words
[i
]);
366 void amd_flush_garts(void)
370 static DEFINE_SPINLOCK(gart_lock
);
372 if (!amd_nb_has_feature(AMD_NB_GART
))
376 * Avoid races between AGP and IOMMU. In theory it's not needed
377 * but I'm not sure if the hardware won't lose flush requests
378 * when another is pending. This whole thing is so expensive anyways
379 * that it doesn't matter to serialize more. -AK
381 spin_lock_irqsave(&gart_lock
, flags
);
383 for (i
= 0; i
< amd_northbridges
.num
; i
++) {
384 pci_write_config_dword(node_to_amd_nb(i
)->misc
, 0x9c,
388 for (i
= 0; i
< amd_northbridges
.num
; i
++) {
390 /* Make sure the hardware actually executed the flush*/
392 pci_read_config_dword(node_to_amd_nb(i
)->misc
,
399 spin_unlock_irqrestore(&gart_lock
, flags
);
401 pr_notice("nothing to flush?\n");
403 EXPORT_SYMBOL_GPL(amd_flush_garts
);
405 static __init
int init_amd_nbs(void)
407 amd_cache_northbridges();
413 /* This has to go after the PCI subsystem */
414 fs_initcall(init_amd_nbs
);