2 * Routines to identify caches on Intel CPU.
5 * Venkatesh Pallipadi : Adding cache identification through cpuid(4)
6 * Ashok Raj <ashok.raj@intel.com>: Work with CPU hotplug infrastructure.
7 * Andi Kleen / Andreas Herrmann : CPUID4 emulation on AMD.
10 #include <linux/slab.h>
11 #include <linux/cacheinfo.h>
12 #include <linux/cpu.h>
13 #include <linux/sched.h>
14 #include <linux/sysfs.h>
15 #include <linux/pci.h>
17 #include <asm/cpufeature.h>
18 #include <asm/amd_nb.h>
28 unsigned char descriptor
;
33 #define MB(x) ((x) * 1024)
35 /* All the cache descriptor types we care about (no TLB or
36 trace cache entries) */
38 static const struct _cache_table cache_table
[] =
40 { 0x06, LVL_1_INST
, 8 }, /* 4-way set assoc, 32 byte line size */
41 { 0x08, LVL_1_INST
, 16 }, /* 4-way set assoc, 32 byte line size */
42 { 0x09, LVL_1_INST
, 32 }, /* 4-way set assoc, 64 byte line size */
43 { 0x0a, LVL_1_DATA
, 8 }, /* 2 way set assoc, 32 byte line size */
44 { 0x0c, LVL_1_DATA
, 16 }, /* 4-way set assoc, 32 byte line size */
45 { 0x0d, LVL_1_DATA
, 16 }, /* 4-way set assoc, 64 byte line size */
46 { 0x0e, LVL_1_DATA
, 24 }, /* 6-way set assoc, 64 byte line size */
47 { 0x21, LVL_2
, 256 }, /* 8-way set assoc, 64 byte line size */
48 { 0x22, LVL_3
, 512 }, /* 4-way set assoc, sectored cache, 64 byte line size */
49 { 0x23, LVL_3
, MB(1) }, /* 8-way set assoc, sectored cache, 64 byte line size */
50 { 0x25, LVL_3
, MB(2) }, /* 8-way set assoc, sectored cache, 64 byte line size */
51 { 0x29, LVL_3
, MB(4) }, /* 8-way set assoc, sectored cache, 64 byte line size */
52 { 0x2c, LVL_1_DATA
, 32 }, /* 8-way set assoc, 64 byte line size */
53 { 0x30, LVL_1_INST
, 32 }, /* 8-way set assoc, 64 byte line size */
54 { 0x39, LVL_2
, 128 }, /* 4-way set assoc, sectored cache, 64 byte line size */
55 { 0x3a, LVL_2
, 192 }, /* 6-way set assoc, sectored cache, 64 byte line size */
56 { 0x3b, LVL_2
, 128 }, /* 2-way set assoc, sectored cache, 64 byte line size */
57 { 0x3c, LVL_2
, 256 }, /* 4-way set assoc, sectored cache, 64 byte line size */
58 { 0x3d, LVL_2
, 384 }, /* 6-way set assoc, sectored cache, 64 byte line size */
59 { 0x3e, LVL_2
, 512 }, /* 4-way set assoc, sectored cache, 64 byte line size */
60 { 0x3f, LVL_2
, 256 }, /* 2-way set assoc, 64 byte line size */
61 { 0x41, LVL_2
, 128 }, /* 4-way set assoc, 32 byte line size */
62 { 0x42, LVL_2
, 256 }, /* 4-way set assoc, 32 byte line size */
63 { 0x43, LVL_2
, 512 }, /* 4-way set assoc, 32 byte line size */
64 { 0x44, LVL_2
, MB(1) }, /* 4-way set assoc, 32 byte line size */
65 { 0x45, LVL_2
, MB(2) }, /* 4-way set assoc, 32 byte line size */
66 { 0x46, LVL_3
, MB(4) }, /* 4-way set assoc, 64 byte line size */
67 { 0x47, LVL_3
, MB(8) }, /* 8-way set assoc, 64 byte line size */
68 { 0x48, LVL_2
, MB(3) }, /* 12-way set assoc, 64 byte line size */
69 { 0x49, LVL_3
, MB(4) }, /* 16-way set assoc, 64 byte line size */
70 { 0x4a, LVL_3
, MB(6) }, /* 12-way set assoc, 64 byte line size */
71 { 0x4b, LVL_3
, MB(8) }, /* 16-way set assoc, 64 byte line size */
72 { 0x4c, LVL_3
, MB(12) }, /* 12-way set assoc, 64 byte line size */
73 { 0x4d, LVL_3
, MB(16) }, /* 16-way set assoc, 64 byte line size */
74 { 0x4e, LVL_2
, MB(6) }, /* 24-way set assoc, 64 byte line size */
75 { 0x60, LVL_1_DATA
, 16 }, /* 8-way set assoc, sectored cache, 64 byte line size */
76 { 0x66, LVL_1_DATA
, 8 }, /* 4-way set assoc, sectored cache, 64 byte line size */
77 { 0x67, LVL_1_DATA
, 16 }, /* 4-way set assoc, sectored cache, 64 byte line size */
78 { 0x68, LVL_1_DATA
, 32 }, /* 4-way set assoc, sectored cache, 64 byte line size */
79 { 0x70, LVL_TRACE
, 12 }, /* 8-way set assoc */
80 { 0x71, LVL_TRACE
, 16 }, /* 8-way set assoc */
81 { 0x72, LVL_TRACE
, 32 }, /* 8-way set assoc */
82 { 0x73, LVL_TRACE
, 64 }, /* 8-way set assoc */
83 { 0x78, LVL_2
, MB(1) }, /* 4-way set assoc, 64 byte line size */
84 { 0x79, LVL_2
, 128 }, /* 8-way set assoc, sectored cache, 64 byte line size */
85 { 0x7a, LVL_2
, 256 }, /* 8-way set assoc, sectored cache, 64 byte line size */
86 { 0x7b, LVL_2
, 512 }, /* 8-way set assoc, sectored cache, 64 byte line size */
87 { 0x7c, LVL_2
, MB(1) }, /* 8-way set assoc, sectored cache, 64 byte line size */
88 { 0x7d, LVL_2
, MB(2) }, /* 8-way set assoc, 64 byte line size */
89 { 0x7f, LVL_2
, 512 }, /* 2-way set assoc, 64 byte line size */
90 { 0x80, LVL_2
, 512 }, /* 8-way set assoc, 64 byte line size */
91 { 0x82, LVL_2
, 256 }, /* 8-way set assoc, 32 byte line size */
92 { 0x83, LVL_2
, 512 }, /* 8-way set assoc, 32 byte line size */
93 { 0x84, LVL_2
, MB(1) }, /* 8-way set assoc, 32 byte line size */
94 { 0x85, LVL_2
, MB(2) }, /* 8-way set assoc, 32 byte line size */
95 { 0x86, LVL_2
, 512 }, /* 4-way set assoc, 64 byte line size */
96 { 0x87, LVL_2
, MB(1) }, /* 8-way set assoc, 64 byte line size */
97 { 0xd0, LVL_3
, 512 }, /* 4-way set assoc, 64 byte line size */
98 { 0xd1, LVL_3
, MB(1) }, /* 4-way set assoc, 64 byte line size */
99 { 0xd2, LVL_3
, MB(2) }, /* 4-way set assoc, 64 byte line size */
100 { 0xd6, LVL_3
, MB(1) }, /* 8-way set assoc, 64 byte line size */
101 { 0xd7, LVL_3
, MB(2) }, /* 8-way set assoc, 64 byte line size */
102 { 0xd8, LVL_3
, MB(4) }, /* 12-way set assoc, 64 byte line size */
103 { 0xdc, LVL_3
, MB(2) }, /* 12-way set assoc, 64 byte line size */
104 { 0xdd, LVL_3
, MB(4) }, /* 12-way set assoc, 64 byte line size */
105 { 0xde, LVL_3
, MB(8) }, /* 12-way set assoc, 64 byte line size */
106 { 0xe2, LVL_3
, MB(2) }, /* 16-way set assoc, 64 byte line size */
107 { 0xe3, LVL_3
, MB(4) }, /* 16-way set assoc, 64 byte line size */
108 { 0xe4, LVL_3
, MB(8) }, /* 16-way set assoc, 64 byte line size */
109 { 0xea, LVL_3
, MB(12) }, /* 24-way set assoc, 64 byte line size */
110 { 0xeb, LVL_3
, MB(18) }, /* 24-way set assoc, 64 byte line size */
111 { 0xec, LVL_3
, MB(24) }, /* 24-way set assoc, 64 byte line size */
123 union _cpuid4_leaf_eax
{
125 enum _cache_type type
:5;
126 unsigned int level
:3;
127 unsigned int is_self_initializing
:1;
128 unsigned int is_fully_associative
:1;
129 unsigned int reserved
:4;
130 unsigned int num_threads_sharing
:12;
131 unsigned int num_cores_on_die
:6;
136 union _cpuid4_leaf_ebx
{
138 unsigned int coherency_line_size
:12;
139 unsigned int physical_line_partition
:10;
140 unsigned int ways_of_associativity
:10;
145 union _cpuid4_leaf_ecx
{
147 unsigned int number_of_sets
:32;
152 struct _cpuid4_info_regs
{
153 union _cpuid4_leaf_eax eax
;
154 union _cpuid4_leaf_ebx ebx
;
155 union _cpuid4_leaf_ecx ecx
;
158 struct amd_northbridge
*nb
;
161 static unsigned short num_cache_leaves
;
163 /* AMD doesn't have CPUID4. Emulate it here to report the same
164 information to the user. This makes some assumptions about the machine:
165 L2 not shared, no SMT etc. that is currently true on AMD CPUs.
167 In theory the TLBs could be reported as fake type (they are in "dummy").
171 unsigned line_size
:8;
172 unsigned lines_per_tag
:8;
174 unsigned size_in_kb
:8;
181 unsigned line_size
:8;
182 unsigned lines_per_tag
:4;
184 unsigned size_in_kb
:16;
191 unsigned line_size
:8;
192 unsigned lines_per_tag
:4;
195 unsigned size_encoded
:14;
200 static const unsigned short assocs
[] = {
211 [0xf] = 0xffff /* fully associative - no way to show this currently */
214 static const unsigned char levels
[] = { 1, 1, 2, 3 };
215 static const unsigned char types
[] = { 1, 2, 3, 3 };
217 static const enum cache_type cache_type_map
[] = {
218 [CTYPE_NULL
] = CACHE_TYPE_NOCACHE
,
219 [CTYPE_DATA
] = CACHE_TYPE_DATA
,
220 [CTYPE_INST
] = CACHE_TYPE_INST
,
221 [CTYPE_UNIFIED
] = CACHE_TYPE_UNIFIED
,
225 amd_cpuid4(int leaf
, union _cpuid4_leaf_eax
*eax
,
226 union _cpuid4_leaf_ebx
*ebx
,
227 union _cpuid4_leaf_ecx
*ecx
)
230 unsigned line_size
, lines_per_tag
, assoc
, size_in_kb
;
231 union l1_cache l1i
, l1d
;
234 union l1_cache
*l1
= &l1d
;
240 cpuid(0x80000005, &dummy
, &dummy
, &l1d
.val
, &l1i
.val
);
241 cpuid(0x80000006, &dummy
, &dummy
, &l2
.val
, &l3
.val
);
249 assoc
= assocs
[l1
->assoc
];
250 line_size
= l1
->line_size
;
251 lines_per_tag
= l1
->lines_per_tag
;
252 size_in_kb
= l1
->size_in_kb
;
257 assoc
= assocs
[l2
.assoc
];
258 line_size
= l2
.line_size
;
259 lines_per_tag
= l2
.lines_per_tag
;
260 /* cpu_data has errata corrections for K7 applied */
261 size_in_kb
= __this_cpu_read(cpu_info
.x86_cache_size
);
266 assoc
= assocs
[l3
.assoc
];
267 line_size
= l3
.line_size
;
268 lines_per_tag
= l3
.lines_per_tag
;
269 size_in_kb
= l3
.size_encoded
* 512;
270 if (boot_cpu_has(X86_FEATURE_AMD_DCM
)) {
271 size_in_kb
= size_in_kb
>> 1;
279 eax
->split
.is_self_initializing
= 1;
280 eax
->split
.type
= types
[leaf
];
281 eax
->split
.level
= levels
[leaf
];
282 eax
->split
.num_threads_sharing
= 0;
283 eax
->split
.num_cores_on_die
= __this_cpu_read(cpu_info
.x86_max_cores
) - 1;
287 eax
->split
.is_fully_associative
= 1;
288 ebx
->split
.coherency_line_size
= line_size
- 1;
289 ebx
->split
.ways_of_associativity
= assoc
- 1;
290 ebx
->split
.physical_line_partition
= lines_per_tag
- 1;
291 ecx
->split
.number_of_sets
= (size_in_kb
* 1024) / line_size
/
292 (ebx
->split
.ways_of_associativity
+ 1) - 1;
295 #if defined(CONFIG_AMD_NB) && defined(CONFIG_SYSFS)
298 * L3 cache descriptors
300 static void amd_calc_l3_indices(struct amd_northbridge
*nb
)
302 struct amd_l3_cache
*l3
= &nb
->l3_cache
;
303 unsigned int sc0
, sc1
, sc2
, sc3
;
306 pci_read_config_dword(nb
->misc
, 0x1C4, &val
);
308 /* calculate subcache sizes */
309 l3
->subcaches
[0] = sc0
= !(val
& BIT(0));
310 l3
->subcaches
[1] = sc1
= !(val
& BIT(4));
312 if (boot_cpu_data
.x86
== 0x15) {
313 l3
->subcaches
[0] = sc0
+= !(val
& BIT(1));
314 l3
->subcaches
[1] = sc1
+= !(val
& BIT(5));
317 l3
->subcaches
[2] = sc2
= !(val
& BIT(8)) + !(val
& BIT(9));
318 l3
->subcaches
[3] = sc3
= !(val
& BIT(12)) + !(val
& BIT(13));
320 l3
->indices
= (max(max3(sc0
, sc1
, sc2
), sc3
) << 10) - 1;
324 * check whether a slot used for disabling an L3 index is occupied.
325 * @l3: L3 cache descriptor
326 * @slot: slot number (0..1)
328 * @returns: the disabled index if used or negative value if slot free.
330 static int amd_get_l3_disable_slot(struct amd_northbridge
*nb
, unsigned slot
)
332 unsigned int reg
= 0;
334 pci_read_config_dword(nb
->misc
, 0x1BC + slot
* 4, ®
);
336 /* check whether this slot is activated already */
337 if (reg
& (3UL << 30))
343 static ssize_t
show_cache_disable(struct cacheinfo
*this_leaf
, char *buf
,
347 struct amd_northbridge
*nb
= this_leaf
->priv
;
349 index
= amd_get_l3_disable_slot(nb
, slot
);
351 return sprintf(buf
, "%d\n", index
);
353 return sprintf(buf
, "FREE\n");
356 #define SHOW_CACHE_DISABLE(slot) \
358 cache_disable_##slot##_show(struct device *dev, \
359 struct device_attribute *attr, char *buf) \
361 struct cacheinfo *this_leaf = dev_get_drvdata(dev); \
362 return show_cache_disable(this_leaf, buf, slot); \
364 SHOW_CACHE_DISABLE(0)
365 SHOW_CACHE_DISABLE(1)
367 static void amd_l3_disable_index(struct amd_northbridge
*nb
, int cpu
,
368 unsigned slot
, unsigned long idx
)
375 * disable index in all 4 subcaches
377 for (i
= 0; i
< 4; i
++) {
378 u32 reg
= idx
| (i
<< 20);
380 if (!nb
->l3_cache
.subcaches
[i
])
383 pci_write_config_dword(nb
->misc
, 0x1BC + slot
* 4, reg
);
386 * We need to WBINVD on a core on the node containing the L3
387 * cache which indices we disable therefore a simple wbinvd()
393 pci_write_config_dword(nb
->misc
, 0x1BC + slot
* 4, reg
);
398 * disable a L3 cache index by using a disable-slot
400 * @l3: L3 cache descriptor
401 * @cpu: A CPU on the node containing the L3 cache
402 * @slot: slot number (0..1)
403 * @index: index to disable
405 * @return: 0 on success, error status on failure
407 static int amd_set_l3_disable_slot(struct amd_northbridge
*nb
, int cpu
,
408 unsigned slot
, unsigned long index
)
412 /* check if @slot is already used or the index is already disabled */
413 ret
= amd_get_l3_disable_slot(nb
, slot
);
417 if (index
> nb
->l3_cache
.indices
)
420 /* check whether the other slot has disabled the same index already */
421 if (index
== amd_get_l3_disable_slot(nb
, !slot
))
424 amd_l3_disable_index(nb
, cpu
, slot
, index
);
429 static ssize_t
store_cache_disable(struct cacheinfo
*this_leaf
,
430 const char *buf
, size_t count
,
433 unsigned long val
= 0;
435 struct amd_northbridge
*nb
= this_leaf
->priv
;
437 if (!capable(CAP_SYS_ADMIN
))
440 cpu
= cpumask_first(&this_leaf
->shared_cpu_map
);
442 if (kstrtoul(buf
, 10, &val
) < 0)
445 err
= amd_set_l3_disable_slot(nb
, cpu
, slot
, val
);
448 pr_warn("L3 slot %d in use/index already disabled!\n",
455 #define STORE_CACHE_DISABLE(slot) \
457 cache_disable_##slot##_store(struct device *dev, \
458 struct device_attribute *attr, \
459 const char *buf, size_t count) \
461 struct cacheinfo *this_leaf = dev_get_drvdata(dev); \
462 return store_cache_disable(this_leaf, buf, count, slot); \
464 STORE_CACHE_DISABLE(0)
465 STORE_CACHE_DISABLE(1)
467 static ssize_t
subcaches_show(struct device
*dev
,
468 struct device_attribute
*attr
, char *buf
)
470 struct cacheinfo
*this_leaf
= dev_get_drvdata(dev
);
471 int cpu
= cpumask_first(&this_leaf
->shared_cpu_map
);
473 return sprintf(buf
, "%x\n", amd_get_subcaches(cpu
));
476 static ssize_t
subcaches_store(struct device
*dev
,
477 struct device_attribute
*attr
,
478 const char *buf
, size_t count
)
480 struct cacheinfo
*this_leaf
= dev_get_drvdata(dev
);
481 int cpu
= cpumask_first(&this_leaf
->shared_cpu_map
);
484 if (!capable(CAP_SYS_ADMIN
))
487 if (kstrtoul(buf
, 16, &val
) < 0)
490 if (amd_set_subcaches(cpu
, val
))
496 static DEVICE_ATTR_RW(cache_disable_0
);
497 static DEVICE_ATTR_RW(cache_disable_1
);
498 static DEVICE_ATTR_RW(subcaches
);
501 cache_private_attrs_is_visible(struct kobject
*kobj
,
502 struct attribute
*attr
, int unused
)
504 struct device
*dev
= kobj_to_dev(kobj
);
505 struct cacheinfo
*this_leaf
= dev_get_drvdata(dev
);
506 umode_t mode
= attr
->mode
;
508 if (!this_leaf
->priv
)
511 if ((attr
== &dev_attr_subcaches
.attr
) &&
512 amd_nb_has_feature(AMD_NB_L3_PARTITIONING
))
515 if ((attr
== &dev_attr_cache_disable_0
.attr
||
516 attr
== &dev_attr_cache_disable_1
.attr
) &&
517 amd_nb_has_feature(AMD_NB_L3_INDEX_DISABLE
))
523 static struct attribute_group cache_private_group
= {
524 .is_visible
= cache_private_attrs_is_visible
,
527 static void init_amd_l3_attrs(void)
530 static struct attribute
**amd_l3_attrs
;
532 if (amd_l3_attrs
) /* already initialized */
535 if (amd_nb_has_feature(AMD_NB_L3_INDEX_DISABLE
))
537 if (amd_nb_has_feature(AMD_NB_L3_PARTITIONING
))
540 amd_l3_attrs
= kcalloc(n
, sizeof(*amd_l3_attrs
), GFP_KERNEL
);
545 if (amd_nb_has_feature(AMD_NB_L3_INDEX_DISABLE
)) {
546 amd_l3_attrs
[n
++] = &dev_attr_cache_disable_0
.attr
;
547 amd_l3_attrs
[n
++] = &dev_attr_cache_disable_1
.attr
;
549 if (amd_nb_has_feature(AMD_NB_L3_PARTITIONING
))
550 amd_l3_attrs
[n
++] = &dev_attr_subcaches
.attr
;
552 cache_private_group
.attrs
= amd_l3_attrs
;
555 const struct attribute_group
*
556 cache_get_priv_group(struct cacheinfo
*this_leaf
)
558 struct amd_northbridge
*nb
= this_leaf
->priv
;
560 if (this_leaf
->level
< 3 || !nb
)
563 if (nb
&& nb
->l3_cache
.indices
)
566 return &cache_private_group
;
569 static void amd_init_l3_cache(struct _cpuid4_info_regs
*this_leaf
, int index
)
573 /* only for L3, and not in virtualized environments */
577 node
= amd_get_nb_id(smp_processor_id());
578 this_leaf
->nb
= node_to_amd_nb(node
);
579 if (this_leaf
->nb
&& !this_leaf
->nb
->l3_cache
.indices
)
580 amd_calc_l3_indices(this_leaf
->nb
);
583 #define amd_init_l3_cache(x, y)
584 #endif /* CONFIG_AMD_NB && CONFIG_SYSFS */
587 cpuid4_cache_lookup_regs(int index
, struct _cpuid4_info_regs
*this_leaf
)
589 union _cpuid4_leaf_eax eax
;
590 union _cpuid4_leaf_ebx ebx
;
591 union _cpuid4_leaf_ecx ecx
;
594 if (boot_cpu_data
.x86_vendor
== X86_VENDOR_AMD
) {
595 if (boot_cpu_has(X86_FEATURE_TOPOEXT
))
596 cpuid_count(0x8000001d, index
, &eax
.full
,
597 &ebx
.full
, &ecx
.full
, &edx
);
599 amd_cpuid4(index
, &eax
, &ebx
, &ecx
);
600 amd_init_l3_cache(this_leaf
, index
);
602 cpuid_count(4, index
, &eax
.full
, &ebx
.full
, &ecx
.full
, &edx
);
605 if (eax
.split
.type
== CTYPE_NULL
)
606 return -EIO
; /* better error ? */
608 this_leaf
->eax
= eax
;
609 this_leaf
->ebx
= ebx
;
610 this_leaf
->ecx
= ecx
;
611 this_leaf
->size
= (ecx
.split
.number_of_sets
+ 1) *
612 (ebx
.split
.coherency_line_size
+ 1) *
613 (ebx
.split
.physical_line_partition
+ 1) *
614 (ebx
.split
.ways_of_associativity
+ 1);
618 static int find_num_cache_leaves(struct cpuinfo_x86
*c
)
620 unsigned int eax
, ebx
, ecx
, edx
, op
;
621 union _cpuid4_leaf_eax cache_eax
;
624 if (c
->x86_vendor
== X86_VENDOR_AMD
)
631 /* Do cpuid(op) loop to find out num_cache_leaves */
632 cpuid_count(op
, i
, &eax
, &ebx
, &ecx
, &edx
);
633 cache_eax
.full
= eax
;
634 } while (cache_eax
.split
.type
!= CTYPE_NULL
);
638 void init_amd_cacheinfo(struct cpuinfo_x86
*c
)
641 if (boot_cpu_has(X86_FEATURE_TOPOEXT
)) {
642 num_cache_leaves
= find_num_cache_leaves(c
);
643 } else if (c
->extended_cpuid_level
>= 0x80000006) {
644 if (cpuid_edx(0x80000006) & 0xf000)
645 num_cache_leaves
= 4;
647 num_cache_leaves
= 3;
651 unsigned int init_intel_cacheinfo(struct cpuinfo_x86
*c
)
654 unsigned int trace
= 0, l1i
= 0, l1d
= 0, l2
= 0, l3
= 0;
655 unsigned int new_l1d
= 0, new_l1i
= 0; /* Cache sizes from cpuid(4) */
656 unsigned int new_l2
= 0, new_l3
= 0, i
; /* Cache sizes from cpuid(4) */
657 unsigned int l2_id
= 0, l3_id
= 0, num_threads_sharing
, index_msb
;
659 unsigned int cpu
= c
->cpu_index
;
662 if (c
->cpuid_level
> 3) {
663 static int is_initialized
;
665 if (is_initialized
== 0) {
666 /* Init num_cache_leaves from boot CPU */
667 num_cache_leaves
= find_num_cache_leaves(c
);
672 * Whenever possible use cpuid(4), deterministic cache
673 * parameters cpuid leaf to find the cache details
675 for (i
= 0; i
< num_cache_leaves
; i
++) {
676 struct _cpuid4_info_regs this_leaf
= {};
679 retval
= cpuid4_cache_lookup_regs(i
, &this_leaf
);
683 switch (this_leaf
.eax
.split
.level
) {
685 if (this_leaf
.eax
.split
.type
== CTYPE_DATA
)
686 new_l1d
= this_leaf
.size
/1024;
687 else if (this_leaf
.eax
.split
.type
== CTYPE_INST
)
688 new_l1i
= this_leaf
.size
/1024;
691 new_l2
= this_leaf
.size
/1024;
692 num_threads_sharing
= 1 + this_leaf
.eax
.split
.num_threads_sharing
;
693 index_msb
= get_count_order(num_threads_sharing
);
694 l2_id
= c
->apicid
& ~((1 << index_msb
) - 1);
697 new_l3
= this_leaf
.size
/1024;
698 num_threads_sharing
= 1 + this_leaf
.eax
.split
.num_threads_sharing
;
699 index_msb
= get_count_order(num_threads_sharing
);
700 l3_id
= c
->apicid
& ~((1 << index_msb
) - 1);
708 * Don't use cpuid2 if cpuid4 is supported. For P4, we use cpuid2 for
711 if ((num_cache_leaves
== 0 || c
->x86
== 15) && c
->cpuid_level
> 1) {
712 /* supports eax=2 call */
714 unsigned int regs
[4];
715 unsigned char *dp
= (unsigned char *)regs
;
718 if (num_cache_leaves
!= 0 && c
->x86
== 15)
721 /* Number of times to iterate */
722 n
= cpuid_eax(2) & 0xFF;
724 for (i
= 0 ; i
< n
; i
++) {
725 cpuid(2, ®s
[0], ®s
[1], ®s
[2], ®s
[3]);
727 /* If bit 31 is set, this is an unknown format */
728 for (j
= 0 ; j
< 3 ; j
++)
729 if (regs
[j
] & (1 << 31))
732 /* Byte 0 is level count, not a descriptor */
733 for (j
= 1 ; j
< 16 ; j
++) {
734 unsigned char des
= dp
[j
];
737 /* look up this descriptor in the table */
738 while (cache_table
[k
].descriptor
!= 0) {
739 if (cache_table
[k
].descriptor
== des
) {
740 if (only_trace
&& cache_table
[k
].cache_type
!= LVL_TRACE
)
742 switch (cache_table
[k
].cache_type
) {
744 l1i
+= cache_table
[k
].size
;
747 l1d
+= cache_table
[k
].size
;
750 l2
+= cache_table
[k
].size
;
753 l3
+= cache_table
[k
].size
;
756 trace
+= cache_table
[k
].size
;
778 per_cpu(cpu_llc_id
, cpu
) = l2_id
;
785 per_cpu(cpu_llc_id
, cpu
) = l3_id
;
791 * If cpu_llc_id is not yet set, this means cpuid_level < 4 which in
792 * turns means that the only possibility is SMT (as indicated in
793 * cpuid1). Since cpuid2 doesn't specify shared caches, and we know
794 * that SMT shares all caches, we can unconditionally set cpu_llc_id to
797 if (per_cpu(cpu_llc_id
, cpu
) == BAD_APICID
)
798 per_cpu(cpu_llc_id
, cpu
) = c
->phys_proc_id
;
801 c
->x86_cache_size
= l3
? l3
: (l2
? l2
: (l1i
+l1d
));
806 static int __cache_amd_cpumap_setup(unsigned int cpu
, int index
,
807 struct _cpuid4_info_regs
*base
)
809 struct cpu_cacheinfo
*this_cpu_ci
= get_cpu_cacheinfo(cpu
);
810 struct cacheinfo
*this_leaf
;
813 if (boot_cpu_has(X86_FEATURE_TOPOEXT
)) {
814 unsigned int apicid
, nshared
, first
, last
;
816 this_leaf
= this_cpu_ci
->info_list
+ index
;
817 nshared
= base
->eax
.split
.num_threads_sharing
+ 1;
818 apicid
= cpu_data(cpu
).apicid
;
819 first
= apicid
- (apicid
% nshared
);
820 last
= first
+ nshared
- 1;
822 for_each_online_cpu(i
) {
823 this_cpu_ci
= get_cpu_cacheinfo(i
);
824 if (!this_cpu_ci
->info_list
)
827 apicid
= cpu_data(i
).apicid
;
828 if ((apicid
< first
) || (apicid
> last
))
831 this_leaf
= this_cpu_ci
->info_list
+ index
;
833 for_each_online_cpu(sibling
) {
834 apicid
= cpu_data(sibling
).apicid
;
835 if ((apicid
< first
) || (apicid
> last
))
837 cpumask_set_cpu(sibling
,
838 &this_leaf
->shared_cpu_map
);
841 } else if (index
== 3) {
842 for_each_cpu(i
, cpu_llc_shared_mask(cpu
)) {
843 this_cpu_ci
= get_cpu_cacheinfo(i
);
844 if (!this_cpu_ci
->info_list
)
846 this_leaf
= this_cpu_ci
->info_list
+ index
;
847 for_each_cpu(sibling
, cpu_llc_shared_mask(cpu
)) {
848 if (!cpu_online(sibling
))
850 cpumask_set_cpu(sibling
,
851 &this_leaf
->shared_cpu_map
);
860 static void __cache_cpumap_setup(unsigned int cpu
, int index
,
861 struct _cpuid4_info_regs
*base
)
863 struct cpu_cacheinfo
*this_cpu_ci
= get_cpu_cacheinfo(cpu
);
864 struct cacheinfo
*this_leaf
, *sibling_leaf
;
865 unsigned long num_threads_sharing
;
867 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
869 if (c
->x86_vendor
== X86_VENDOR_AMD
) {
870 if (__cache_amd_cpumap_setup(cpu
, index
, base
))
874 this_leaf
= this_cpu_ci
->info_list
+ index
;
875 num_threads_sharing
= 1 + base
->eax
.split
.num_threads_sharing
;
877 cpumask_set_cpu(cpu
, &this_leaf
->shared_cpu_map
);
878 if (num_threads_sharing
== 1)
881 index_msb
= get_count_order(num_threads_sharing
);
883 for_each_online_cpu(i
)
884 if (cpu_data(i
).apicid
>> index_msb
== c
->apicid
>> index_msb
) {
885 struct cpu_cacheinfo
*sib_cpu_ci
= get_cpu_cacheinfo(i
);
887 if (i
== cpu
|| !sib_cpu_ci
->info_list
)
888 continue;/* skip if itself or no cacheinfo */
889 sibling_leaf
= sib_cpu_ci
->info_list
+ index
;
890 cpumask_set_cpu(i
, &this_leaf
->shared_cpu_map
);
891 cpumask_set_cpu(cpu
, &sibling_leaf
->shared_cpu_map
);
895 static void ci_leaf_init(struct cacheinfo
*this_leaf
,
896 struct _cpuid4_info_regs
*base
)
898 this_leaf
->id
= base
->id
;
899 this_leaf
->attributes
= CACHE_ID
;
900 this_leaf
->level
= base
->eax
.split
.level
;
901 this_leaf
->type
= cache_type_map
[base
->eax
.split
.type
];
902 this_leaf
->coherency_line_size
=
903 base
->ebx
.split
.coherency_line_size
+ 1;
904 this_leaf
->ways_of_associativity
=
905 base
->ebx
.split
.ways_of_associativity
+ 1;
906 this_leaf
->size
= base
->size
;
907 this_leaf
->number_of_sets
= base
->ecx
.split
.number_of_sets
+ 1;
908 this_leaf
->physical_line_partition
=
909 base
->ebx
.split
.physical_line_partition
+ 1;
910 this_leaf
->priv
= base
->nb
;
913 static int __init_cache_level(unsigned int cpu
)
915 struct cpu_cacheinfo
*this_cpu_ci
= get_cpu_cacheinfo(cpu
);
917 if (!num_cache_leaves
)
921 this_cpu_ci
->num_levels
= 3;
922 this_cpu_ci
->num_leaves
= num_cache_leaves
;
927 * The max shared threads number comes from CPUID.4:EAX[25-14] with input
928 * ECX as cache index. Then right shift apicid by the number's order to get
929 * cache id for this cache node.
931 static void get_cache_id(int cpu
, struct _cpuid4_info_regs
*id4_regs
)
933 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
934 unsigned long num_threads_sharing
;
937 num_threads_sharing
= 1 + id4_regs
->eax
.split
.num_threads_sharing
;
938 index_msb
= get_count_order(num_threads_sharing
);
939 id4_regs
->id
= c
->apicid
>> index_msb
;
942 static int __populate_cache_leaves(unsigned int cpu
)
944 unsigned int idx
, ret
;
945 struct cpu_cacheinfo
*this_cpu_ci
= get_cpu_cacheinfo(cpu
);
946 struct cacheinfo
*this_leaf
= this_cpu_ci
->info_list
;
947 struct _cpuid4_info_regs id4_regs
= {};
949 for (idx
= 0; idx
< this_cpu_ci
->num_leaves
; idx
++) {
950 ret
= cpuid4_cache_lookup_regs(idx
, &id4_regs
);
953 get_cache_id(cpu
, &id4_regs
);
954 ci_leaf_init(this_leaf
++, &id4_regs
);
955 __cache_cpumap_setup(cpu
, idx
, &id4_regs
);
957 this_cpu_ci
->cpu_map_populated
= true;
962 DEFINE_SMP_CALL_CACHE_FUNCTION(init_cache_level
)
963 DEFINE_SMP_CALL_CACHE_FUNCTION(populate_cache_leaves
)