3 "PublicDescription": "Unhalted core cycles when the thread is in ring 0.",
7 "EventName": "CPL_CYCLES.RING0",
8 "SampleAfterValue": "2000003",
9 "BriefDescription": "Unhalted core cycles when the thread is in ring 0",
10 "CounterHTOff": "0,1,2,3,4,5,6,7"
13 "PublicDescription": "Unhalted core cycles when the thread is not in ring 0.",
17 "EventName": "CPL_CYCLES.RING123",
18 "SampleAfterValue": "2000003",
19 "BriefDescription": "Unhalted core cycles when thread is in rings 1, 2, or 3",
20 "CounterHTOff": "0,1,2,3,4,5,6,7"
27 "EventName": "CPL_CYCLES.RING0_TRANS",
28 "SampleAfterValue": "100003",
29 "BriefDescription": "Number of intervals between processor halts while thread is in ring 0.",
31 "CounterHTOff": "0,1,2,3,4,5,6,7"
34 "PublicDescription": "Cycles in which the L1D and L2 are locked, due to a UC lock or split lock.",
38 "EventName": "LOCK_CYCLES.SPLIT_LOCK_UC_LOCK_DURATION",
39 "SampleAfterValue": "2000003",
40 "BriefDescription": "Cycles when L1 and L2 are locked due to UC or split lock",
41 "CounterHTOff": "0,1,2,3,4,5,6,7"