IB/srp: Add multichannel support
[linux/fpc-iii.git] / drivers / tty / serial / m32r_sio.c
blob5702828fb62ec808c23251660e4a84285d618b86
1 /*
2 * m32r_sio.c
4 * Driver for M32R serial ports
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
7 * Based on drivers/serial/8250.c.
9 * Copyright (C) 2001 Russell King.
10 * Copyright (C) 2004 Hirokazu Takata <takata at linux-m32r.org>
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
19 * A note about mapbase / membase
21 * mapbase is the physical address of the IO port. Currently, we don't
22 * support this very well, and it may well be dropped from this driver
23 * in future. As such, mapbase should be NULL.
25 * membase is an 'ioremapped' cookie. This is compatible with the old
26 * serial.c driver, and is currently the preferred form.
29 #if defined(CONFIG_SERIAL_M32R_SIO_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
30 #define SUPPORT_SYSRQ
31 #endif
33 #include <linux/module.h>
34 #include <linux/tty.h>
35 #include <linux/tty_flip.h>
36 #include <linux/ioport.h>
37 #include <linux/init.h>
38 #include <linux/console.h>
39 #include <linux/sysrq.h>
40 #include <linux/serial.h>
41 #include <linux/delay.h>
43 #include <asm/m32r.h>
44 #include <asm/io.h>
45 #include <asm/irq.h>
47 #define BAUD_RATE 115200
49 #include <linux/serial_core.h>
50 #include "m32r_sio.h"
51 #include "m32r_sio_reg.h"
54 * Debugging.
56 #if 0
57 #define DEBUG_AUTOCONF(fmt...) printk(fmt)
58 #else
59 #define DEBUG_AUTOCONF(fmt...) do { } while (0)
60 #endif
62 #if 0
63 #define DEBUG_INTR(fmt...) printk(fmt)
64 #else
65 #define DEBUG_INTR(fmt...) do { } while (0)
66 #endif
68 #define PASS_LIMIT 256
70 #define BASE_BAUD 115200
72 /* Standard COM flags */
73 #define STD_COM_FLAGS (UPF_BOOT_AUTOCONF | UPF_SKIP_TEST)
76 * SERIAL_PORT_DFNS tells us about built-in ports that have no
77 * standard enumeration mechanism. Platforms that can find all
78 * serial ports via mechanisms like ACPI or PCI need not supply it.
80 #if defined(CONFIG_PLAT_USRV)
82 #define SERIAL_PORT_DFNS \
83 /* UART CLK PORT IRQ FLAGS */ \
84 { 0, BASE_BAUD, 0x3F8, PLD_IRQ_UART0, STD_COM_FLAGS }, /* ttyS0 */ \
85 { 0, BASE_BAUD, 0x2F8, PLD_IRQ_UART1, STD_COM_FLAGS }, /* ttyS1 */
87 #else /* !CONFIG_PLAT_USRV */
89 #if defined(CONFIG_SERIAL_M32R_PLDSIO)
90 #define SERIAL_PORT_DFNS \
91 { 0, BASE_BAUD, ((unsigned long)PLD_ESIO0CR), PLD_IRQ_SIO0_RCV, \
92 STD_COM_FLAGS }, /* ttyS0 */
93 #else
94 #define SERIAL_PORT_DFNS \
95 { 0, BASE_BAUD, M32R_SIO_OFFSET, M32R_IRQ_SIO0_R, \
96 STD_COM_FLAGS }, /* ttyS0 */
97 #endif
99 #endif /* !CONFIG_PLAT_USRV */
101 static struct old_serial_port old_serial_port[] = {
102 SERIAL_PORT_DFNS
105 #define UART_NR ARRAY_SIZE(old_serial_port)
107 struct uart_sio_port {
108 struct uart_port port;
109 struct timer_list timer; /* "no irq" timer */
110 struct list_head list; /* ports on this IRQ */
111 unsigned short rev;
112 unsigned char acr;
113 unsigned char ier;
114 unsigned char lcr;
115 unsigned char mcr_mask; /* mask of user bits */
116 unsigned char mcr_force; /* mask of forced bits */
117 unsigned char lsr_break_flag;
120 * We provide a per-port pm hook.
122 void (*pm)(struct uart_port *port,
123 unsigned int state, unsigned int old);
126 struct irq_info {
127 spinlock_t lock;
128 struct list_head *head;
131 static struct irq_info irq_lists[NR_IRQS];
133 #ifdef CONFIG_SERIAL_M32R_PLDSIO
135 #define __sio_in(x) inw((unsigned long)(x))
136 #define __sio_out(v,x) outw((v),(unsigned long)(x))
138 static inline void sio_set_baud_rate(unsigned long baud)
140 unsigned short sbaud;
141 sbaud = (boot_cpu_data.bus_clock / (baud * 4))-1;
142 __sio_out(sbaud, PLD_ESIO0BAUR);
145 static void sio_reset(void)
147 unsigned short tmp;
149 tmp = __sio_in(PLD_ESIO0RXB);
150 tmp = __sio_in(PLD_ESIO0RXB);
151 tmp = __sio_in(PLD_ESIO0CR);
152 sio_set_baud_rate(BAUD_RATE);
153 __sio_out(0x0300, PLD_ESIO0CR);
154 __sio_out(0x0003, PLD_ESIO0CR);
157 static void sio_init(void)
159 unsigned short tmp;
161 tmp = __sio_in(PLD_ESIO0RXB);
162 tmp = __sio_in(PLD_ESIO0RXB);
163 tmp = __sio_in(PLD_ESIO0CR);
164 __sio_out(0x0300, PLD_ESIO0CR);
165 __sio_out(0x0003, PLD_ESIO0CR);
168 static void sio_error(int *status)
170 printk("SIO0 error[%04x]\n", *status);
171 do {
172 sio_init();
173 } while ((*status = __sio_in(PLD_ESIO0CR)) != 3);
176 #else /* not CONFIG_SERIAL_M32R_PLDSIO */
178 #define __sio_in(x) inl(x)
179 #define __sio_out(v,x) outl((v),(x))
181 static inline void sio_set_baud_rate(unsigned long baud)
183 unsigned long i, j;
185 i = boot_cpu_data.bus_clock / (baud * 16);
186 j = (boot_cpu_data.bus_clock - (i * baud * 16)) / baud;
187 i -= 1;
188 j = (j + 1) >> 1;
190 __sio_out(i, M32R_SIO0_BAUR_PORTL);
191 __sio_out(j, M32R_SIO0_RBAUR_PORTL);
194 static void sio_reset(void)
196 __sio_out(0x00000300, M32R_SIO0_CR_PORTL); /* init status */
197 __sio_out(0x00000800, M32R_SIO0_MOD1_PORTL); /* 8bit */
198 __sio_out(0x00000080, M32R_SIO0_MOD0_PORTL); /* 1stop non */
199 sio_set_baud_rate(BAUD_RATE);
200 __sio_out(0x00000000, M32R_SIO0_TRCR_PORTL);
201 __sio_out(0x00000003, M32R_SIO0_CR_PORTL); /* RXCEN */
204 static void sio_init(void)
206 unsigned int tmp;
208 tmp = __sio_in(M32R_SIO0_RXB_PORTL);
209 tmp = __sio_in(M32R_SIO0_RXB_PORTL);
210 tmp = __sio_in(M32R_SIO0_STS_PORTL);
211 __sio_out(0x00000003, M32R_SIO0_CR_PORTL);
214 static void sio_error(int *status)
216 printk("SIO0 error[%04x]\n", *status);
217 do {
218 sio_init();
219 } while ((*status = __sio_in(M32R_SIO0_CR_PORTL)) != 3);
222 #endif /* CONFIG_SERIAL_M32R_PLDSIO */
224 static unsigned int sio_in(struct uart_sio_port *up, int offset)
226 return __sio_in(up->port.iobase + offset);
229 static void sio_out(struct uart_sio_port *up, int offset, int value)
231 __sio_out(value, up->port.iobase + offset);
234 static unsigned int serial_in(struct uart_sio_port *up, int offset)
236 if (!offset)
237 return 0;
239 return __sio_in(offset);
242 static void serial_out(struct uart_sio_port *up, int offset, int value)
244 if (!offset)
245 return;
247 __sio_out(value, offset);
250 static void m32r_sio_stop_tx(struct uart_port *port)
252 struct uart_sio_port *up = (struct uart_sio_port *)port;
254 if (up->ier & UART_IER_THRI) {
255 up->ier &= ~UART_IER_THRI;
256 serial_out(up, UART_IER, up->ier);
260 static void m32r_sio_start_tx(struct uart_port *port)
262 #ifdef CONFIG_SERIAL_M32R_PLDSIO
263 struct uart_sio_port *up = (struct uart_sio_port *)port;
264 struct circ_buf *xmit = &up->port.state->xmit;
266 if (!(up->ier & UART_IER_THRI)) {
267 up->ier |= UART_IER_THRI;
268 serial_out(up, UART_IER, up->ier);
269 if (!uart_circ_empty(xmit)) {
270 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
271 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
272 up->port.icount.tx++;
275 while((serial_in(up, UART_LSR) & UART_EMPTY) != UART_EMPTY);
276 #else
277 struct uart_sio_port *up = (struct uart_sio_port *)port;
279 if (!(up->ier & UART_IER_THRI)) {
280 up->ier |= UART_IER_THRI;
281 serial_out(up, UART_IER, up->ier);
283 #endif
286 static void m32r_sio_stop_rx(struct uart_port *port)
288 struct uart_sio_port *up = (struct uart_sio_port *)port;
290 up->ier &= ~UART_IER_RLSI;
291 up->port.read_status_mask &= ~UART_LSR_DR;
292 serial_out(up, UART_IER, up->ier);
295 static void m32r_sio_enable_ms(struct uart_port *port)
297 struct uart_sio_port *up = (struct uart_sio_port *)port;
299 up->ier |= UART_IER_MSI;
300 serial_out(up, UART_IER, up->ier);
303 static void receive_chars(struct uart_sio_port *up, int *status)
305 struct tty_port *port = &up->port.state->port;
306 unsigned char ch;
307 unsigned char flag;
308 int max_count = 256;
310 do {
311 ch = sio_in(up, SIORXB);
312 flag = TTY_NORMAL;
313 up->port.icount.rx++;
315 if (unlikely(*status & (UART_LSR_BI | UART_LSR_PE |
316 UART_LSR_FE | UART_LSR_OE))) {
318 * For statistics only
320 if (*status & UART_LSR_BI) {
321 *status &= ~(UART_LSR_FE | UART_LSR_PE);
322 up->port.icount.brk++;
324 * We do the SysRQ and SAK checking
325 * here because otherwise the break
326 * may get masked by ignore_status_mask
327 * or read_status_mask.
329 if (uart_handle_break(&up->port))
330 goto ignore_char;
331 } else if (*status & UART_LSR_PE)
332 up->port.icount.parity++;
333 else if (*status & UART_LSR_FE)
334 up->port.icount.frame++;
335 if (*status & UART_LSR_OE)
336 up->port.icount.overrun++;
339 * Mask off conditions which should be ingored.
341 *status &= up->port.read_status_mask;
343 if (up->port.line == up->port.cons->index) {
344 /* Recover the break flag from console xmit */
345 *status |= up->lsr_break_flag;
346 up->lsr_break_flag = 0;
349 if (*status & UART_LSR_BI) {
350 DEBUG_INTR("handling break....");
351 flag = TTY_BREAK;
352 } else if (*status & UART_LSR_PE)
353 flag = TTY_PARITY;
354 else if (*status & UART_LSR_FE)
355 flag = TTY_FRAME;
357 if (uart_handle_sysrq_char(&up->port, ch))
358 goto ignore_char;
359 if ((*status & up->port.ignore_status_mask) == 0)
360 tty_insert_flip_char(port, ch, flag);
362 if (*status & UART_LSR_OE) {
364 * Overrun is special, since it's reported
365 * immediately, and doesn't affect the current
366 * character.
368 tty_insert_flip_char(port, 0, TTY_OVERRUN);
370 ignore_char:
371 *status = serial_in(up, UART_LSR);
372 } while ((*status & UART_LSR_DR) && (max_count-- > 0));
374 spin_unlock(&up->port.lock);
375 tty_flip_buffer_push(port);
376 spin_lock(&up->port.lock);
379 static void transmit_chars(struct uart_sio_port *up)
381 struct circ_buf *xmit = &up->port.state->xmit;
382 int count;
384 if (up->port.x_char) {
385 #ifndef CONFIG_SERIAL_M32R_PLDSIO /* XXX */
386 serial_out(up, UART_TX, up->port.x_char);
387 #endif
388 up->port.icount.tx++;
389 up->port.x_char = 0;
390 return;
392 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
393 m32r_sio_stop_tx(&up->port);
394 return;
397 count = up->port.fifosize;
398 do {
399 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
400 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
401 up->port.icount.tx++;
402 if (uart_circ_empty(xmit))
403 break;
404 while (!(serial_in(up, UART_LSR) & UART_LSR_THRE));
406 } while (--count > 0);
408 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
409 uart_write_wakeup(&up->port);
411 DEBUG_INTR("THRE...");
413 if (uart_circ_empty(xmit))
414 m32r_sio_stop_tx(&up->port);
418 * This handles the interrupt from one port.
420 static inline void m32r_sio_handle_port(struct uart_sio_port *up,
421 unsigned int status)
423 DEBUG_INTR("status = %x...", status);
425 if (status & 0x04)
426 receive_chars(up, &status);
427 if (status & 0x01)
428 transmit_chars(up);
432 * This is the serial driver's interrupt routine.
434 * Arjan thinks the old way was overly complex, so it got simplified.
435 * Alan disagrees, saying that need the complexity to handle the weird
436 * nature of ISA shared interrupts. (This is a special exception.)
438 * In order to handle ISA shared interrupts properly, we need to check
439 * that all ports have been serviced, and therefore the ISA interrupt
440 * line has been de-asserted.
442 * This means we need to loop through all ports. checking that they
443 * don't have an interrupt pending.
445 static irqreturn_t m32r_sio_interrupt(int irq, void *dev_id)
447 struct irq_info *i = dev_id;
448 struct list_head *l, *end = NULL;
449 int pass_counter = 0;
451 DEBUG_INTR("m32r_sio_interrupt(%d)...", irq);
453 #ifdef CONFIG_SERIAL_M32R_PLDSIO
454 // if (irq == PLD_IRQ_SIO0_SND)
455 // irq = PLD_IRQ_SIO0_RCV;
456 #else
457 if (irq == M32R_IRQ_SIO0_S)
458 irq = M32R_IRQ_SIO0_R;
459 #endif
461 spin_lock(&i->lock);
463 l = i->head;
464 do {
465 struct uart_sio_port *up;
466 unsigned int sts;
468 up = list_entry(l, struct uart_sio_port, list);
470 sts = sio_in(up, SIOSTS);
471 if (sts & 0x5) {
472 spin_lock(&up->port.lock);
473 m32r_sio_handle_port(up, sts);
474 spin_unlock(&up->port.lock);
476 end = NULL;
477 } else if (end == NULL)
478 end = l;
480 l = l->next;
482 if (l == i->head && pass_counter++ > PASS_LIMIT) {
483 if (sts & 0xe0)
484 sio_error(&sts);
485 break;
487 } while (l != end);
489 spin_unlock(&i->lock);
491 DEBUG_INTR("end.\n");
493 return IRQ_HANDLED;
497 * To support ISA shared interrupts, we need to have one interrupt
498 * handler that ensures that the IRQ line has been deasserted
499 * before returning. Failing to do this will result in the IRQ
500 * line being stuck active, and, since ISA irqs are edge triggered,
501 * no more IRQs will be seen.
503 static void serial_do_unlink(struct irq_info *i, struct uart_sio_port *up)
505 spin_lock_irq(&i->lock);
507 if (!list_empty(i->head)) {
508 if (i->head == &up->list)
509 i->head = i->head->next;
510 list_del(&up->list);
511 } else {
512 BUG_ON(i->head != &up->list);
513 i->head = NULL;
516 spin_unlock_irq(&i->lock);
519 static int serial_link_irq_chain(struct uart_sio_port *up)
521 struct irq_info *i = irq_lists + up->port.irq;
522 int ret, irq_flags = 0;
524 spin_lock_irq(&i->lock);
526 if (i->head) {
527 list_add(&up->list, i->head);
528 spin_unlock_irq(&i->lock);
530 ret = 0;
531 } else {
532 INIT_LIST_HEAD(&up->list);
533 i->head = &up->list;
534 spin_unlock_irq(&i->lock);
536 ret = request_irq(up->port.irq, m32r_sio_interrupt,
537 irq_flags, "SIO0-RX", i);
538 ret |= request_irq(up->port.irq + 1, m32r_sio_interrupt,
539 irq_flags, "SIO0-TX", i);
540 if (ret < 0)
541 serial_do_unlink(i, up);
544 return ret;
547 static void serial_unlink_irq_chain(struct uart_sio_port *up)
549 struct irq_info *i = irq_lists + up->port.irq;
551 BUG_ON(i->head == NULL);
553 if (list_empty(i->head)) {
554 free_irq(up->port.irq, i);
555 free_irq(up->port.irq + 1, i);
558 serial_do_unlink(i, up);
562 * This function is used to handle ports that do not have an interrupt.
564 static void m32r_sio_timeout(unsigned long data)
566 struct uart_sio_port *up = (struct uart_sio_port *)data;
567 unsigned int timeout;
568 unsigned int sts;
570 sts = sio_in(up, SIOSTS);
571 if (sts & 0x5) {
572 spin_lock(&up->port.lock);
573 m32r_sio_handle_port(up, sts);
574 spin_unlock(&up->port.lock);
577 timeout = up->port.timeout;
578 timeout = timeout > 6 ? (timeout / 2 - 2) : 1;
579 mod_timer(&up->timer, jiffies + timeout);
582 static unsigned int m32r_sio_tx_empty(struct uart_port *port)
584 struct uart_sio_port *up = (struct uart_sio_port *)port;
585 unsigned long flags;
586 unsigned int ret;
588 spin_lock_irqsave(&up->port.lock, flags);
589 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
590 spin_unlock_irqrestore(&up->port.lock, flags);
592 return ret;
595 static unsigned int m32r_sio_get_mctrl(struct uart_port *port)
597 return 0;
600 static void m32r_sio_set_mctrl(struct uart_port *port, unsigned int mctrl)
605 static void m32r_sio_break_ctl(struct uart_port *port, int break_state)
610 static int m32r_sio_startup(struct uart_port *port)
612 struct uart_sio_port *up = (struct uart_sio_port *)port;
613 int retval;
615 sio_init();
618 * If the "interrupt" for this port doesn't correspond with any
619 * hardware interrupt, we use a timer-based system. The original
620 * driver used to do this with IRQ0.
622 if (!up->port.irq) {
623 unsigned int timeout = up->port.timeout;
625 timeout = timeout > 6 ? (timeout / 2 - 2) : 1;
627 up->timer.data = (unsigned long)up;
628 mod_timer(&up->timer, jiffies + timeout);
629 } else {
630 retval = serial_link_irq_chain(up);
631 if (retval)
632 return retval;
636 * Finally, enable interrupts. Note: Modem status interrupts
637 * are set via set_termios(), which will be occurring imminently
638 * anyway, so we don't enable them here.
639 * - M32R_SIO: 0x0c
640 * - M32R_PLDSIO: 0x04
642 up->ier = UART_IER_MSI | UART_IER_RLSI | UART_IER_RDI;
643 sio_out(up, SIOTRCR, up->ier);
646 * And clear the interrupt registers again for luck.
648 sio_reset();
650 return 0;
653 static void m32r_sio_shutdown(struct uart_port *port)
655 struct uart_sio_port *up = (struct uart_sio_port *)port;
658 * Disable interrupts from this port
660 up->ier = 0;
661 sio_out(up, SIOTRCR, 0);
664 * Disable break condition and FIFOs
667 sio_init();
669 if (!up->port.irq)
670 del_timer_sync(&up->timer);
671 else
672 serial_unlink_irq_chain(up);
675 static unsigned int m32r_sio_get_divisor(struct uart_port *port,
676 unsigned int baud)
678 return uart_get_divisor(port, baud);
681 static void m32r_sio_set_termios(struct uart_port *port,
682 struct ktermios *termios, struct ktermios *old)
684 struct uart_sio_port *up = (struct uart_sio_port *)port;
685 unsigned char cval = 0;
686 unsigned long flags;
687 unsigned int baud, quot;
689 switch (termios->c_cflag & CSIZE) {
690 case CS5:
691 cval = UART_LCR_WLEN5;
692 break;
693 case CS6:
694 cval = UART_LCR_WLEN6;
695 break;
696 case CS7:
697 cval = UART_LCR_WLEN7;
698 break;
699 default:
700 case CS8:
701 cval = UART_LCR_WLEN8;
702 break;
705 if (termios->c_cflag & CSTOPB)
706 cval |= UART_LCR_STOP;
707 if (termios->c_cflag & PARENB)
708 cval |= UART_LCR_PARITY;
709 if (!(termios->c_cflag & PARODD))
710 cval |= UART_LCR_EPAR;
711 #ifdef CMSPAR
712 if (termios->c_cflag & CMSPAR)
713 cval |= UART_LCR_SPAR;
714 #endif
717 * Ask the core to calculate the divisor for us.
719 #ifdef CONFIG_SERIAL_M32R_PLDSIO
720 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/4);
721 #else
722 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
723 #endif
724 quot = m32r_sio_get_divisor(port, baud);
727 * Ok, we're now changing the port state. Do it with
728 * interrupts disabled.
730 spin_lock_irqsave(&up->port.lock, flags);
732 sio_set_baud_rate(baud);
735 * Update the per-port timeout.
737 uart_update_timeout(port, termios->c_cflag, baud);
739 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
740 if (termios->c_iflag & INPCK)
741 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
742 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
743 up->port.read_status_mask |= UART_LSR_BI;
746 * Characteres to ignore
748 up->port.ignore_status_mask = 0;
749 if (termios->c_iflag & IGNPAR)
750 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
751 if (termios->c_iflag & IGNBRK) {
752 up->port.ignore_status_mask |= UART_LSR_BI;
754 * If we're ignoring parity and break indicators,
755 * ignore overruns too (for real raw support).
757 if (termios->c_iflag & IGNPAR)
758 up->port.ignore_status_mask |= UART_LSR_OE;
762 * ignore all characters if CREAD is not set
764 if ((termios->c_cflag & CREAD) == 0)
765 up->port.ignore_status_mask |= UART_LSR_DR;
768 * CTS flow control flag and modem status interrupts
770 up->ier &= ~UART_IER_MSI;
771 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
772 up->ier |= UART_IER_MSI;
774 serial_out(up, UART_IER, up->ier);
776 up->lcr = cval; /* Save LCR */
777 spin_unlock_irqrestore(&up->port.lock, flags);
780 static void m32r_sio_pm(struct uart_port *port, unsigned int state,
781 unsigned int oldstate)
783 struct uart_sio_port *up = (struct uart_sio_port *)port;
785 if (up->pm)
786 up->pm(port, state, oldstate);
790 * Resource handling. This is complicated by the fact that resources
791 * depend on the port type. Maybe we should be claiming the standard
792 * 8250 ports, and then trying to get other resources as necessary?
794 static int
795 m32r_sio_request_std_resource(struct uart_sio_port *up, struct resource **res)
797 unsigned int size = 8 << up->port.regshift;
798 #ifndef CONFIG_SERIAL_M32R_PLDSIO
799 unsigned long start;
800 #endif
801 int ret = 0;
803 switch (up->port.iotype) {
804 case UPIO_MEM:
805 if (up->port.mapbase) {
806 #ifdef CONFIG_SERIAL_M32R_PLDSIO
807 *res = request_mem_region(up->port.mapbase, size, "serial");
808 #else
809 start = up->port.mapbase;
810 *res = request_mem_region(start, size, "serial");
811 #endif
812 if (!*res)
813 ret = -EBUSY;
815 break;
817 case UPIO_PORT:
818 *res = request_region(up->port.iobase, size, "serial");
819 if (!*res)
820 ret = -EBUSY;
821 break;
823 return ret;
826 static void m32r_sio_release_port(struct uart_port *port)
828 struct uart_sio_port *up = (struct uart_sio_port *)port;
829 unsigned long start, offset = 0, size = 0;
831 size <<= up->port.regshift;
833 switch (up->port.iotype) {
834 case UPIO_MEM:
835 if (up->port.mapbase) {
837 * Unmap the area.
839 iounmap(up->port.membase);
840 up->port.membase = NULL;
842 start = up->port.mapbase;
844 if (size)
845 release_mem_region(start + offset, size);
846 release_mem_region(start, 8 << up->port.regshift);
848 break;
850 case UPIO_PORT:
851 start = up->port.iobase;
853 if (size)
854 release_region(start + offset, size);
855 release_region(start + offset, 8 << up->port.regshift);
856 break;
858 default:
859 break;
863 static int m32r_sio_request_port(struct uart_port *port)
865 struct uart_sio_port *up = (struct uart_sio_port *)port;
866 struct resource *res = NULL;
867 int ret = 0;
869 ret = m32r_sio_request_std_resource(up, &res);
872 * If we have a mapbase, then request that as well.
874 if (ret == 0 && up->port.flags & UPF_IOREMAP) {
875 int size = resource_size(res);
877 up->port.membase = ioremap(up->port.mapbase, size);
878 if (!up->port.membase)
879 ret = -ENOMEM;
882 if (ret < 0) {
883 if (res)
884 release_resource(res);
887 return ret;
890 static void m32r_sio_config_port(struct uart_port *port, int unused)
892 struct uart_sio_port *up = (struct uart_sio_port *)port;
893 unsigned long flags;
895 spin_lock_irqsave(&up->port.lock, flags);
897 up->port.fifosize = 1;
899 spin_unlock_irqrestore(&up->port.lock, flags);
902 static int
903 m32r_sio_verify_port(struct uart_port *port, struct serial_struct *ser)
905 if (ser->irq >= nr_irqs || ser->irq < 0 || ser->baud_base < 9600)
906 return -EINVAL;
907 return 0;
910 static struct uart_ops m32r_sio_pops = {
911 .tx_empty = m32r_sio_tx_empty,
912 .set_mctrl = m32r_sio_set_mctrl,
913 .get_mctrl = m32r_sio_get_mctrl,
914 .stop_tx = m32r_sio_stop_tx,
915 .start_tx = m32r_sio_start_tx,
916 .stop_rx = m32r_sio_stop_rx,
917 .enable_ms = m32r_sio_enable_ms,
918 .break_ctl = m32r_sio_break_ctl,
919 .startup = m32r_sio_startup,
920 .shutdown = m32r_sio_shutdown,
921 .set_termios = m32r_sio_set_termios,
922 .pm = m32r_sio_pm,
923 .release_port = m32r_sio_release_port,
924 .request_port = m32r_sio_request_port,
925 .config_port = m32r_sio_config_port,
926 .verify_port = m32r_sio_verify_port,
929 static struct uart_sio_port m32r_sio_ports[UART_NR];
931 static void __init m32r_sio_init_ports(void)
933 struct uart_sio_port *up;
934 static int first = 1;
935 int i;
937 if (!first)
938 return;
939 first = 0;
941 for (i = 0, up = m32r_sio_ports; i < ARRAY_SIZE(old_serial_port);
942 i++, up++) {
943 up->port.iobase = old_serial_port[i].port;
944 up->port.irq = irq_canonicalize(old_serial_port[i].irq);
945 up->port.uartclk = old_serial_port[i].baud_base * 16;
946 up->port.flags = old_serial_port[i].flags;
947 up->port.membase = old_serial_port[i].iomem_base;
948 up->port.iotype = old_serial_port[i].io_type;
949 up->port.regshift = old_serial_port[i].iomem_reg_shift;
950 up->port.ops = &m32r_sio_pops;
954 static void __init m32r_sio_register_ports(struct uart_driver *drv)
956 int i;
958 m32r_sio_init_ports();
960 for (i = 0; i < UART_NR; i++) {
961 struct uart_sio_port *up = &m32r_sio_ports[i];
963 up->port.line = i;
964 up->port.ops = &m32r_sio_pops;
965 init_timer(&up->timer);
966 up->timer.function = m32r_sio_timeout;
968 up->mcr_mask = ~0;
969 up->mcr_force = 0;
971 uart_add_one_port(drv, &up->port);
975 #ifdef CONFIG_SERIAL_M32R_SIO_CONSOLE
978 * Wait for transmitter & holding register to empty
980 static inline void wait_for_xmitr(struct uart_sio_port *up)
982 unsigned int status, tmout = 10000;
984 /* Wait up to 10ms for the character(s) to be sent. */
985 do {
986 status = sio_in(up, SIOSTS);
988 if (--tmout == 0)
989 break;
990 udelay(1);
991 } while ((status & UART_EMPTY) != UART_EMPTY);
993 /* Wait up to 1s for flow control if necessary */
994 if (up->port.flags & UPF_CONS_FLOW) {
995 tmout = 1000000;
996 while (--tmout)
997 udelay(1);
1001 static void m32r_sio_console_putchar(struct uart_port *port, int ch)
1003 struct uart_sio_port *up = (struct uart_sio_port *)port;
1005 wait_for_xmitr(up);
1006 sio_out(up, SIOTXB, ch);
1010 * Print a string to the serial port trying not to disturb
1011 * any possible real use of the port...
1013 * The console_lock must be held when we get here.
1015 static void m32r_sio_console_write(struct console *co, const char *s,
1016 unsigned int count)
1018 struct uart_sio_port *up = &m32r_sio_ports[co->index];
1019 unsigned int ier;
1022 * First save the UER then disable the interrupts
1024 ier = sio_in(up, SIOTRCR);
1025 sio_out(up, SIOTRCR, 0);
1027 uart_console_write(&up->port, s, count, m32r_sio_console_putchar);
1030 * Finally, wait for transmitter to become empty
1031 * and restore the IER
1033 wait_for_xmitr(up);
1034 sio_out(up, SIOTRCR, ier);
1037 static int __init m32r_sio_console_setup(struct console *co, char *options)
1039 struct uart_port *port;
1040 int baud = 9600;
1041 int bits = 8;
1042 int parity = 'n';
1043 int flow = 'n';
1046 * Check whether an invalid uart number has been specified, and
1047 * if so, search for the first available port that does have
1048 * console support.
1050 if (co->index >= UART_NR)
1051 co->index = 0;
1052 port = &m32r_sio_ports[co->index].port;
1055 * Temporary fix.
1057 spin_lock_init(&port->lock);
1059 if (options)
1060 uart_parse_options(options, &baud, &parity, &bits, &flow);
1062 return uart_set_options(port, co, baud, parity, bits, flow);
1065 static struct uart_driver m32r_sio_reg;
1066 static struct console m32r_sio_console = {
1067 .name = "ttyS",
1068 .write = m32r_sio_console_write,
1069 .device = uart_console_device,
1070 .setup = m32r_sio_console_setup,
1071 .flags = CON_PRINTBUFFER,
1072 .index = -1,
1073 .data = &m32r_sio_reg,
1076 static int __init m32r_sio_console_init(void)
1078 sio_reset();
1079 sio_init();
1080 m32r_sio_init_ports();
1081 register_console(&m32r_sio_console);
1082 return 0;
1084 console_initcall(m32r_sio_console_init);
1086 #define M32R_SIO_CONSOLE &m32r_sio_console
1087 #else
1088 #define M32R_SIO_CONSOLE NULL
1089 #endif
1091 static struct uart_driver m32r_sio_reg = {
1092 .owner = THIS_MODULE,
1093 .driver_name = "sio",
1094 .dev_name = "ttyS",
1095 .major = TTY_MAJOR,
1096 .minor = 64,
1097 .nr = UART_NR,
1098 .cons = M32R_SIO_CONSOLE,
1102 * m32r_sio_suspend_port - suspend one serial port
1103 * @line: serial line number
1105 * Suspend one serial port.
1107 void m32r_sio_suspend_port(int line)
1109 uart_suspend_port(&m32r_sio_reg, &m32r_sio_ports[line].port);
1113 * m32r_sio_resume_port - resume one serial port
1114 * @line: serial line number
1116 * Resume one serial port.
1118 void m32r_sio_resume_port(int line)
1120 uart_resume_port(&m32r_sio_reg, &m32r_sio_ports[line].port);
1123 static int __init m32r_sio_init(void)
1125 int ret, i;
1127 printk(KERN_INFO "Serial: M32R SIO driver\n");
1129 for (i = 0; i < nr_irqs; i++)
1130 spin_lock_init(&irq_lists[i].lock);
1132 ret = uart_register_driver(&m32r_sio_reg);
1133 if (ret >= 0)
1134 m32r_sio_register_ports(&m32r_sio_reg);
1136 return ret;
1139 static void __exit m32r_sio_exit(void)
1141 int i;
1143 for (i = 0; i < UART_NR; i++)
1144 uart_remove_one_port(&m32r_sio_reg, &m32r_sio_ports[i].port);
1146 uart_unregister_driver(&m32r_sio_reg);
1149 module_init(m32r_sio_init);
1150 module_exit(m32r_sio_exit);
1152 EXPORT_SYMBOL(m32r_sio_suspend_port);
1153 EXPORT_SYMBOL(m32r_sio_resume_port);
1155 MODULE_LICENSE("GPL");
1156 MODULE_DESCRIPTION("Generic M32R SIO serial driver");