1 * Pin-controller driver for the Marvell Berlin SoCs
3 Pin control registers are part of both chip controller and system
4 controller register sets. Pin controller nodes should be a sub-node of
5 either the chip controller or system controller node. The pins
6 controlled are organized in groups, so no actual pin information is
9 A pin-controller node should contain subnodes representing the pin group
10 configurations, one per function. Each subnode has the group name and
11 the muxing function used.
13 Be aware the Marvell Berlin datasheets use the keyword 'mode' for what
14 is called a 'function' in the pin-controller subsystem.
17 - compatible: should be one of:
18 "marvell,berlin2-soc-pinctrl",
19 "marvell,berlin2-system-pinctrl",
20 "marvell,berlin2cd-soc-pinctrl",
21 "marvell,berlin2cd-system-pinctrl",
22 "marvell,berlin2q-soc-pinctrl",
23 "marvell,berlin2q-system-pinctrl"
25 Required subnode-properties:
26 - groups: a list of strings describing the group names.
27 - function: a string describing the function used to mux the groups.
31 sys_pinctrl: pin-controller {
32 compatible = "marvell,berlin2q-system-pinctrl";
34 uart0_pmux: uart0-pmux {
41 pinctrl-0 = <&uart0_pmux>;
42 pinctrl-names = "default";