2 * Copyright 2012 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
15 reg = <0x10000000 0x80000000>;
20 fsl,spi-num-chipselects = <1>;
21 cs-gpios = <&gpio3 19 0>;
22 pinctrl-names = "default";
23 pinctrl-0 = <&pinctrl_ecspi1_1 &pinctrl_ecspi1_sabreauto>;
24 status = "disabled"; /* pin conflict with WEIM NOR */
29 compatible = "st,m25p32";
30 spi-max-frequency = <20000000>;
36 pinctrl-names = "default";
37 pinctrl-0 = <&pinctrl_enet_2>;
43 pinctrl-names = "default";
44 pinctrl-0 = <&pinctrl_gpmi_nand_1>;
49 pinctrl-names = "default";
50 pinctrl-0 = <&pinctrl_hog>;
55 MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x80000000
56 MX6QDL_PAD_SD2_DAT2__GPIO1_IO13 0x80000000
62 pinctrl_ecspi1_sabreauto: ecspi1-sabreauto {
64 MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x80000000
71 pinctrl-names = "default";
72 pinctrl-0 = <&pinctrl_uart4_1>;
77 pinctrl-names = "default";
78 pinctrl-0 = <&pinctrl_usdhc3_1>;
79 cd-gpios = <&gpio6 15 0>;
80 wp-gpios = <&gpio1 13 0>;
85 pinctrl-names = "default";
86 pinctrl-0 = <&pinctrl_weim_nor_1 &pinctrl_weim_cs0_1>;
89 ranges = <0 0 0x08000000 0x08000000>;
90 status = "disabled"; /* pin conflict with SPI NOR */
93 compatible = "cfi-flash";
94 reg = <0 0 0x02000000>;
98 fsl,weim-cs-timing = <0x00620081 0x00000001 0x1c022000
99 0x0000c000 0x1404a38e 0x00000000>;