2 * Copyright IBM Corp. 1999, 2009
4 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>
7 #ifndef __ASM_BARRIER_H
8 #define __ASM_BARRIER_H
11 * Force strict CPU ordering.
12 * And yes, this is required on UP too when we're talking
16 #ifdef CONFIG_HAVE_MARCH_Z196_FEATURES
17 /* Fast-BCR without checkpoint synchronization */
18 #define mb() do { asm volatile("bcr 14,0" : : : "memory"); } while (0)
20 #define mb() do { asm volatile("bcr 15,0" : : : "memory"); } while (0)
25 #define read_barrier_depends() do { } while(0)
27 #define smp_rmb() rmb()
28 #define smp_wmb() wmb()
29 #define smp_read_barrier_depends() read_barrier_depends()
30 #define smp_mb__before_clear_bit() smp_mb()
31 #define smp_mb__after_clear_bit() smp_mb()
33 #define set_mb(var, value) do { var = value; mb(); } while (0)
35 #define smp_store_release(p, v) \
37 compiletime_assert_atomic_type(*p); \
39 ACCESS_ONCE(*p) = (v); \
42 #define smp_load_acquire(p) \
44 typeof(*p) ___p1 = ACCESS_ONCE(*p); \
45 compiletime_assert_atomic_type(*p); \
50 #endif /* __ASM_BARRIER_H */