2 * Intel I/OAT DMA Linux driver
3 * Copyright(c) 2004 - 2009 Intel Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
24 * This driver supports an Intel I/OAT DMA engine (versions >= 2), which
25 * does asynchronous data movement and checksumming operations.
28 #include <linux/init.h>
29 #include <linux/module.h>
30 #include <linux/slab.h>
31 #include <linux/pci.h>
32 #include <linux/interrupt.h>
33 #include <linux/dmaengine.h>
34 #include <linux/delay.h>
35 #include <linux/dma-mapping.h>
36 #include <linux/workqueue.h>
37 #include <linux/prefetch.h>
38 #include <linux/i7300_idle.h>
41 #include "registers.h"
44 #include "../dmaengine.h"
46 int ioat_ring_alloc_order
= 8;
47 module_param(ioat_ring_alloc_order
, int, 0644);
48 MODULE_PARM_DESC(ioat_ring_alloc_order
,
49 "ioat2+: allocate 2^n descriptors per channel"
50 " (default: 8 max: 16)");
51 static int ioat_ring_max_alloc_order
= IOAT_MAX_ORDER
;
52 module_param(ioat_ring_max_alloc_order
, int, 0644);
53 MODULE_PARM_DESC(ioat_ring_max_alloc_order
,
54 "ioat2+: upper limit for ring size (default: 16)");
56 void __ioat2_issue_pending(struct ioat2_dma_chan
*ioat
)
58 struct ioat_chan_common
*chan
= &ioat
->base
;
60 ioat
->dmacount
+= ioat2_ring_pending(ioat
);
61 ioat
->issued
= ioat
->head
;
62 writew(ioat
->dmacount
, chan
->reg_base
+ IOAT_CHAN_DMACOUNT_OFFSET
);
64 "%s: head: %#x tail: %#x issued: %#x count: %#x\n",
65 __func__
, ioat
->head
, ioat
->tail
, ioat
->issued
, ioat
->dmacount
);
68 void ioat2_issue_pending(struct dma_chan
*c
)
70 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
72 if (ioat2_ring_pending(ioat
)) {
73 spin_lock_bh(&ioat
->prep_lock
);
74 __ioat2_issue_pending(ioat
);
75 spin_unlock_bh(&ioat
->prep_lock
);
80 * ioat2_update_pending - log pending descriptors
81 * @ioat: ioat2+ channel
83 * Check if the number of unsubmitted descriptors has exceeded the
84 * watermark. Called with prep_lock held
86 static void ioat2_update_pending(struct ioat2_dma_chan
*ioat
)
88 if (ioat2_ring_pending(ioat
) > ioat_pending_level
)
89 __ioat2_issue_pending(ioat
);
92 static void __ioat2_start_null_desc(struct ioat2_dma_chan
*ioat
)
94 struct ioat_ring_ent
*desc
;
95 struct ioat_dma_descriptor
*hw
;
97 if (ioat2_ring_space(ioat
) < 1) {
98 dev_err(to_dev(&ioat
->base
),
99 "Unable to start null desc - ring full\n");
103 dev_dbg(to_dev(&ioat
->base
), "%s: head: %#x tail: %#x issued: %#x\n",
104 __func__
, ioat
->head
, ioat
->tail
, ioat
->issued
);
105 desc
= ioat2_get_ring_ent(ioat
, ioat
->head
);
110 hw
->ctl_f
.int_en
= 1;
111 hw
->ctl_f
.compl_write
= 1;
112 /* set size to non-zero value (channel returns error when size is 0) */
113 hw
->size
= NULL_DESC_BUFFER_SIZE
;
116 async_tx_ack(&desc
->txd
);
117 ioat2_set_chainaddr(ioat
, desc
->txd
.phys
);
118 dump_desc_dbg(ioat
, desc
);
121 __ioat2_issue_pending(ioat
);
124 static void ioat2_start_null_desc(struct ioat2_dma_chan
*ioat
)
126 spin_lock_bh(&ioat
->prep_lock
);
127 __ioat2_start_null_desc(ioat
);
128 spin_unlock_bh(&ioat
->prep_lock
);
131 static void __cleanup(struct ioat2_dma_chan
*ioat
, dma_addr_t phys_complete
)
133 struct ioat_chan_common
*chan
= &ioat
->base
;
134 struct dma_async_tx_descriptor
*tx
;
135 struct ioat_ring_ent
*desc
;
136 bool seen_current
= false;
138 int idx
= ioat
->tail
, i
;
140 dev_dbg(to_dev(chan
), "%s: head: %#x tail: %#x issued: %#x\n",
141 __func__
, ioat
->head
, ioat
->tail
, ioat
->issued
);
143 active
= ioat2_ring_active(ioat
);
144 for (i
= 0; i
< active
&& !seen_current
; i
++) {
145 smp_read_barrier_depends();
146 prefetch(ioat2_get_ring_ent(ioat
, idx
+ i
+ 1));
147 desc
= ioat2_get_ring_ent(ioat
, idx
+ i
);
149 dump_desc_dbg(ioat
, desc
);
151 ioat_dma_unmap(chan
, tx
->flags
, desc
->len
, desc
->hw
);
152 dma_cookie_complete(tx
);
154 tx
->callback(tx
->callback_param
);
159 if (tx
->phys
== phys_complete
)
162 smp_mb(); /* finish all descriptor reads before incrementing tail */
163 ioat
->tail
= idx
+ i
;
164 BUG_ON(active
&& !seen_current
); /* no active descs have written a completion? */
166 chan
->last_completion
= phys_complete
;
167 if (active
- i
== 0) {
168 dev_dbg(to_dev(chan
), "%s: cancel completion timeout\n",
170 clear_bit(IOAT_COMPLETION_PENDING
, &chan
->state
);
171 mod_timer(&chan
->timer
, jiffies
+ IDLE_TIMEOUT
);
176 * ioat2_cleanup - clean finished descriptors (advance tail pointer)
177 * @chan: ioat channel to be cleaned up
179 static void ioat2_cleanup(struct ioat2_dma_chan
*ioat
)
181 struct ioat_chan_common
*chan
= &ioat
->base
;
182 dma_addr_t phys_complete
;
184 spin_lock_bh(&chan
->cleanup_lock
);
185 if (ioat_cleanup_preamble(chan
, &phys_complete
))
186 __cleanup(ioat
, phys_complete
);
187 spin_unlock_bh(&chan
->cleanup_lock
);
190 void ioat2_cleanup_event(unsigned long data
)
192 struct ioat2_dma_chan
*ioat
= to_ioat2_chan((void *) data
);
193 struct ioat_chan_common
*chan
= &ioat
->base
;
196 if (!test_bit(IOAT_RUN
, &chan
->state
))
198 writew(IOAT_CHANCTRL_RUN
, ioat
->base
.reg_base
+ IOAT_CHANCTRL_OFFSET
);
201 void __ioat2_restart_chan(struct ioat2_dma_chan
*ioat
)
203 struct ioat_chan_common
*chan
= &ioat
->base
;
205 /* set the tail to be re-issued */
206 ioat
->issued
= ioat
->tail
;
208 set_bit(IOAT_COMPLETION_PENDING
, &chan
->state
);
209 mod_timer(&chan
->timer
, jiffies
+ COMPLETION_TIMEOUT
);
211 dev_dbg(to_dev(chan
),
212 "%s: head: %#x tail: %#x issued: %#x count: %#x\n",
213 __func__
, ioat
->head
, ioat
->tail
, ioat
->issued
, ioat
->dmacount
);
215 if (ioat2_ring_pending(ioat
)) {
216 struct ioat_ring_ent
*desc
;
218 desc
= ioat2_get_ring_ent(ioat
, ioat
->tail
);
219 ioat2_set_chainaddr(ioat
, desc
->txd
.phys
);
220 __ioat2_issue_pending(ioat
);
222 __ioat2_start_null_desc(ioat
);
225 int ioat2_quiesce(struct ioat_chan_common
*chan
, unsigned long tmo
)
227 unsigned long end
= jiffies
+ tmo
;
231 status
= ioat_chansts(chan
);
232 if (is_ioat_active(status
) || is_ioat_idle(status
))
234 while (is_ioat_active(status
) || is_ioat_idle(status
)) {
235 if (tmo
&& time_after(jiffies
, end
)) {
239 status
= ioat_chansts(chan
);
246 int ioat2_reset_sync(struct ioat_chan_common
*chan
, unsigned long tmo
)
248 unsigned long end
= jiffies
+ tmo
;
252 while (ioat_reset_pending(chan
)) {
253 if (end
&& time_after(jiffies
, end
)) {
263 static void ioat2_restart_channel(struct ioat2_dma_chan
*ioat
)
265 struct ioat_chan_common
*chan
= &ioat
->base
;
266 dma_addr_t phys_complete
;
268 ioat2_quiesce(chan
, 0);
269 if (ioat_cleanup_preamble(chan
, &phys_complete
))
270 __cleanup(ioat
, phys_complete
);
272 __ioat2_restart_chan(ioat
);
275 static void check_active(struct ioat2_dma_chan
*ioat
)
277 struct ioat_chan_common
*chan
= &ioat
->base
;
279 if (ioat2_ring_active(ioat
)) {
280 mod_timer(&chan
->timer
, jiffies
+ COMPLETION_TIMEOUT
);
284 if (test_and_clear_bit(IOAT_CHAN_ACTIVE
, &chan
->state
))
285 mod_timer(&chan
->timer
, jiffies
+ IDLE_TIMEOUT
);
286 else if (ioat
->alloc_order
> ioat_get_alloc_order()) {
287 /* if the ring is idle, empty, and oversized try to step
290 reshape_ring(ioat
, ioat
->alloc_order
- 1);
292 /* keep shrinking until we get back to our minimum
295 if (ioat
->alloc_order
> ioat_get_alloc_order())
296 mod_timer(&chan
->timer
, jiffies
+ IDLE_TIMEOUT
);
301 void ioat2_timer_event(unsigned long data
)
303 struct ioat2_dma_chan
*ioat
= to_ioat2_chan((void *) data
);
304 struct ioat_chan_common
*chan
= &ioat
->base
;
305 dma_addr_t phys_complete
;
308 status
= ioat_chansts(chan
);
310 /* when halted due to errors check for channel
311 * programming errors before advancing the completion state
313 if (is_ioat_halted(status
)) {
316 chanerr
= readl(chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
317 dev_err(to_dev(chan
), "%s: Channel halted (%x)\n",
319 if (test_bit(IOAT_RUN
, &chan
->state
))
320 BUG_ON(is_ioat_bug(chanerr
));
321 else /* we never got off the ground */
325 /* if we haven't made progress and we have already
326 * acknowledged a pending completion once, then be more
327 * forceful with a restart
329 spin_lock_bh(&chan
->cleanup_lock
);
330 if (ioat_cleanup_preamble(chan
, &phys_complete
))
331 __cleanup(ioat
, phys_complete
);
332 else if (test_bit(IOAT_COMPLETION_ACK
, &chan
->state
)) {
333 spin_lock_bh(&ioat
->prep_lock
);
334 ioat2_restart_channel(ioat
);
335 spin_unlock_bh(&ioat
->prep_lock
);
336 spin_unlock_bh(&chan
->cleanup_lock
);
339 set_bit(IOAT_COMPLETION_ACK
, &chan
->state
);
340 mod_timer(&chan
->timer
, jiffies
+ COMPLETION_TIMEOUT
);
344 if (ioat2_ring_active(ioat
))
345 mod_timer(&chan
->timer
, jiffies
+ COMPLETION_TIMEOUT
);
347 spin_lock_bh(&ioat
->prep_lock
);
349 spin_unlock_bh(&ioat
->prep_lock
);
351 spin_unlock_bh(&chan
->cleanup_lock
);
354 static int ioat2_reset_hw(struct ioat_chan_common
*chan
)
356 /* throw away whatever the channel was doing and get it initialized */
359 ioat2_quiesce(chan
, msecs_to_jiffies(100));
361 chanerr
= readl(chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
362 writel(chanerr
, chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
364 return ioat2_reset_sync(chan
, msecs_to_jiffies(200));
368 * ioat2_enumerate_channels - find and initialize the device's channels
369 * @device: the device to be enumerated
371 int ioat2_enumerate_channels(struct ioatdma_device
*device
)
373 struct ioat2_dma_chan
*ioat
;
374 struct device
*dev
= &device
->pdev
->dev
;
375 struct dma_device
*dma
= &device
->common
;
379 INIT_LIST_HEAD(&dma
->channels
);
380 dma
->chancnt
= readb(device
->reg_base
+ IOAT_CHANCNT_OFFSET
);
381 dma
->chancnt
&= 0x1f; /* bits [4:0] valid */
382 if (dma
->chancnt
> ARRAY_SIZE(device
->idx
)) {
383 dev_warn(dev
, "(%d) exceeds max supported channels (%zu)\n",
384 dma
->chancnt
, ARRAY_SIZE(device
->idx
));
385 dma
->chancnt
= ARRAY_SIZE(device
->idx
);
387 xfercap_log
= readb(device
->reg_base
+ IOAT_XFERCAP_OFFSET
);
388 xfercap_log
&= 0x1f; /* bits [4:0] valid */
389 if (xfercap_log
== 0)
391 dev_dbg(dev
, "%s: xfercap = %d\n", __func__
, 1 << xfercap_log
);
393 /* FIXME which i/oat version is i7300? */
394 #ifdef CONFIG_I7300_IDLE_IOAT_CHANNEL
395 if (i7300_idle_platform_probe(NULL
, NULL
, 1) == 0)
398 for (i
= 0; i
< dma
->chancnt
; i
++) {
399 ioat
= devm_kzalloc(dev
, sizeof(*ioat
), GFP_KERNEL
);
403 ioat_init_channel(device
, &ioat
->base
, i
);
404 ioat
->xfercap_log
= xfercap_log
;
405 spin_lock_init(&ioat
->prep_lock
);
406 if (device
->reset_hw(&ioat
->base
)) {
415 static dma_cookie_t
ioat2_tx_submit_unlock(struct dma_async_tx_descriptor
*tx
)
417 struct dma_chan
*c
= tx
->chan
;
418 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
419 struct ioat_chan_common
*chan
= &ioat
->base
;
422 cookie
= dma_cookie_assign(tx
);
423 dev_dbg(to_dev(&ioat
->base
), "%s: cookie: %d\n", __func__
, cookie
);
425 if (!test_and_set_bit(IOAT_CHAN_ACTIVE
, &chan
->state
))
426 mod_timer(&chan
->timer
, jiffies
+ COMPLETION_TIMEOUT
);
428 /* make descriptor updates visible before advancing ioat->head,
429 * this is purposefully not smp_wmb() since we are also
430 * publishing the descriptor updates to a dma device
434 ioat
->head
+= ioat
->produce
;
436 ioat2_update_pending(ioat
);
437 spin_unlock_bh(&ioat
->prep_lock
);
442 static struct ioat_ring_ent
*ioat2_alloc_ring_ent(struct dma_chan
*chan
, gfp_t flags
)
444 struct ioat_dma_descriptor
*hw
;
445 struct ioat_ring_ent
*desc
;
446 struct ioatdma_device
*dma
;
449 dma
= to_ioatdma_device(chan
->device
);
450 hw
= pci_pool_alloc(dma
->dma_pool
, flags
, &phys
);
453 memset(hw
, 0, sizeof(*hw
));
455 desc
= kmem_cache_zalloc(ioat2_cache
, flags
);
457 pci_pool_free(dma
->dma_pool
, hw
, phys
);
461 dma_async_tx_descriptor_init(&desc
->txd
, chan
);
462 desc
->txd
.tx_submit
= ioat2_tx_submit_unlock
;
464 desc
->txd
.phys
= phys
;
468 static void ioat2_free_ring_ent(struct ioat_ring_ent
*desc
, struct dma_chan
*chan
)
470 struct ioatdma_device
*dma
;
472 dma
= to_ioatdma_device(chan
->device
);
473 pci_pool_free(dma
->dma_pool
, desc
->hw
, desc
->txd
.phys
);
474 kmem_cache_free(ioat2_cache
, desc
);
477 static struct ioat_ring_ent
**ioat2_alloc_ring(struct dma_chan
*c
, int order
, gfp_t flags
)
479 struct ioat_ring_ent
**ring
;
480 int descs
= 1 << order
;
483 if (order
> ioat_get_max_alloc_order())
486 /* allocate the array to hold the software ring */
487 ring
= kcalloc(descs
, sizeof(*ring
), flags
);
490 for (i
= 0; i
< descs
; i
++) {
491 ring
[i
] = ioat2_alloc_ring_ent(c
, flags
);
494 ioat2_free_ring_ent(ring
[i
], c
);
498 set_desc_id(ring
[i
], i
);
502 for (i
= 0; i
< descs
-1; i
++) {
503 struct ioat_ring_ent
*next
= ring
[i
+1];
504 struct ioat_dma_descriptor
*hw
= ring
[i
]->hw
;
506 hw
->next
= next
->txd
.phys
;
508 ring
[i
]->hw
->next
= ring
[0]->txd
.phys
;
513 void ioat2_free_chan_resources(struct dma_chan
*c
);
515 /* ioat2_alloc_chan_resources - allocate/initialize ioat2 descriptor ring
516 * @chan: channel to be initialized
518 int ioat2_alloc_chan_resources(struct dma_chan
*c
)
520 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
521 struct ioat_chan_common
*chan
= &ioat
->base
;
522 struct ioat_ring_ent
**ring
;
527 /* have we already been set up? */
529 return 1 << ioat
->alloc_order
;
531 /* Setup register to interrupt and write completion status on error */
532 writew(IOAT_CHANCTRL_RUN
, chan
->reg_base
+ IOAT_CHANCTRL_OFFSET
);
534 /* allocate a completion writeback area */
535 /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
536 chan
->completion
= pci_pool_alloc(chan
->device
->completion_pool
,
537 GFP_KERNEL
, &chan
->completion_dma
);
538 if (!chan
->completion
)
541 memset(chan
->completion
, 0, sizeof(*chan
->completion
));
542 writel(((u64
) chan
->completion_dma
) & 0x00000000FFFFFFFF,
543 chan
->reg_base
+ IOAT_CHANCMP_OFFSET_LOW
);
544 writel(((u64
) chan
->completion_dma
) >> 32,
545 chan
->reg_base
+ IOAT_CHANCMP_OFFSET_HIGH
);
547 order
= ioat_get_alloc_order();
548 ring
= ioat2_alloc_ring(c
, order
, GFP_KERNEL
);
552 spin_lock_bh(&chan
->cleanup_lock
);
553 spin_lock_bh(&ioat
->prep_lock
);
558 ioat
->alloc_order
= order
;
559 set_bit(IOAT_RUN
, &chan
->state
);
560 spin_unlock_bh(&ioat
->prep_lock
);
561 spin_unlock_bh(&chan
->cleanup_lock
);
563 ioat2_start_null_desc(ioat
);
565 /* check that we got off the ground */
568 status
= ioat_chansts(chan
);
569 } while (i
++ < 20 && !is_ioat_active(status
) && !is_ioat_idle(status
));
571 if (is_ioat_active(status
) || is_ioat_idle(status
)) {
572 return 1 << ioat
->alloc_order
;
574 u32 chanerr
= readl(chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
576 dev_WARN(to_dev(chan
),
577 "failed to start channel chanerr: %#x\n", chanerr
);
578 ioat2_free_chan_resources(c
);
583 bool reshape_ring(struct ioat2_dma_chan
*ioat
, int order
)
585 /* reshape differs from normal ring allocation in that we want
586 * to allocate a new software ring while only
587 * extending/truncating the hardware ring
589 struct ioat_chan_common
*chan
= &ioat
->base
;
590 struct dma_chan
*c
= &chan
->common
;
591 const u32 curr_size
= ioat2_ring_size(ioat
);
592 const u16 active
= ioat2_ring_active(ioat
);
593 const u32 new_size
= 1 << order
;
594 struct ioat_ring_ent
**ring
;
597 if (order
> ioat_get_max_alloc_order())
600 /* double check that we have at least 1 free descriptor */
601 if (active
== curr_size
)
604 /* when shrinking, verify that we can hold the current active
605 * set in the new ring
607 if (active
>= new_size
)
610 /* allocate the array to hold the software ring */
611 ring
= kcalloc(new_size
, sizeof(*ring
), GFP_NOWAIT
);
615 /* allocate/trim descriptors as needed */
616 if (new_size
> curr_size
) {
617 /* copy current descriptors to the new ring */
618 for (i
= 0; i
< curr_size
; i
++) {
619 u16 curr_idx
= (ioat
->tail
+i
) & (curr_size
-1);
620 u16 new_idx
= (ioat
->tail
+i
) & (new_size
-1);
622 ring
[new_idx
] = ioat
->ring
[curr_idx
];
623 set_desc_id(ring
[new_idx
], new_idx
);
626 /* add new descriptors to the ring */
627 for (i
= curr_size
; i
< new_size
; i
++) {
628 u16 new_idx
= (ioat
->tail
+i
) & (new_size
-1);
630 ring
[new_idx
] = ioat2_alloc_ring_ent(c
, GFP_NOWAIT
);
631 if (!ring
[new_idx
]) {
633 u16 new_idx
= (ioat
->tail
+i
) & (new_size
-1);
635 ioat2_free_ring_ent(ring
[new_idx
], c
);
640 set_desc_id(ring
[new_idx
], new_idx
);
643 /* hw link new descriptors */
644 for (i
= curr_size
-1; i
< new_size
; i
++) {
645 u16 new_idx
= (ioat
->tail
+i
) & (new_size
-1);
646 struct ioat_ring_ent
*next
= ring
[(new_idx
+1) & (new_size
-1)];
647 struct ioat_dma_descriptor
*hw
= ring
[new_idx
]->hw
;
649 hw
->next
= next
->txd
.phys
;
652 struct ioat_dma_descriptor
*hw
;
653 struct ioat_ring_ent
*next
;
655 /* copy current descriptors to the new ring, dropping the
656 * removed descriptors
658 for (i
= 0; i
< new_size
; i
++) {
659 u16 curr_idx
= (ioat
->tail
+i
) & (curr_size
-1);
660 u16 new_idx
= (ioat
->tail
+i
) & (new_size
-1);
662 ring
[new_idx
] = ioat
->ring
[curr_idx
];
663 set_desc_id(ring
[new_idx
], new_idx
);
666 /* free deleted descriptors */
667 for (i
= new_size
; i
< curr_size
; i
++) {
668 struct ioat_ring_ent
*ent
;
670 ent
= ioat2_get_ring_ent(ioat
, ioat
->tail
+i
);
671 ioat2_free_ring_ent(ent
, c
);
674 /* fix up hardware ring */
675 hw
= ring
[(ioat
->tail
+new_size
-1) & (new_size
-1)]->hw
;
676 next
= ring
[(ioat
->tail
+new_size
) & (new_size
-1)];
677 hw
->next
= next
->txd
.phys
;
680 dev_dbg(to_dev(chan
), "%s: allocated %d descriptors\n",
685 ioat
->alloc_order
= order
;
691 * ioat2_check_space_lock - verify space and grab ring producer lock
692 * @ioat: ioat2,3 channel (ring) to operate on
693 * @num_descs: allocation length
695 int ioat2_check_space_lock(struct ioat2_dma_chan
*ioat
, int num_descs
)
697 struct ioat_chan_common
*chan
= &ioat
->base
;
701 spin_lock_bh(&ioat
->prep_lock
);
702 /* never allow the last descriptor to be consumed, we need at
703 * least one free at all times to allow for on-the-fly ring
706 if (likely(ioat2_ring_space(ioat
) > num_descs
)) {
707 dev_dbg(to_dev(chan
), "%s: num_descs: %d (%x:%x:%x)\n",
708 __func__
, num_descs
, ioat
->head
, ioat
->tail
, ioat
->issued
);
709 ioat
->produce
= num_descs
;
710 return 0; /* with ioat->prep_lock held */
712 retry
= test_and_set_bit(IOAT_RESHAPE_PENDING
, &chan
->state
);
713 spin_unlock_bh(&ioat
->prep_lock
);
715 /* is another cpu already trying to expand the ring? */
719 spin_lock_bh(&chan
->cleanup_lock
);
720 spin_lock_bh(&ioat
->prep_lock
);
721 retry
= reshape_ring(ioat
, ioat
->alloc_order
+ 1);
722 clear_bit(IOAT_RESHAPE_PENDING
, &chan
->state
);
723 spin_unlock_bh(&ioat
->prep_lock
);
724 spin_unlock_bh(&chan
->cleanup_lock
);
726 /* if we were able to expand the ring retry the allocation */
730 if (printk_ratelimit())
731 dev_dbg(to_dev(chan
), "%s: ring full! num_descs: %d (%x:%x:%x)\n",
732 __func__
, num_descs
, ioat
->head
, ioat
->tail
, ioat
->issued
);
734 /* progress reclaim in the allocation failure case we may be
735 * called under bh_disabled so we need to trigger the timer
738 if (jiffies
> chan
->timer
.expires
&& timer_pending(&chan
->timer
)) {
739 struct ioatdma_device
*device
= chan
->device
;
741 mod_timer(&chan
->timer
, jiffies
+ COMPLETION_TIMEOUT
);
742 device
->timer_fn((unsigned long) &chan
->common
);
748 struct dma_async_tx_descriptor
*
749 ioat2_dma_prep_memcpy_lock(struct dma_chan
*c
, dma_addr_t dma_dest
,
750 dma_addr_t dma_src
, size_t len
, unsigned long flags
)
752 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
753 struct ioat_dma_descriptor
*hw
;
754 struct ioat_ring_ent
*desc
;
755 dma_addr_t dst
= dma_dest
;
756 dma_addr_t src
= dma_src
;
757 size_t total_len
= len
;
758 int num_descs
, idx
, i
;
760 num_descs
= ioat2_xferlen_to_descs(ioat
, len
);
761 if (likely(num_descs
) && ioat2_check_space_lock(ioat
, num_descs
) == 0)
767 size_t copy
= min_t(size_t, len
, 1 << ioat
->xfercap_log
);
769 desc
= ioat2_get_ring_ent(ioat
, idx
+ i
);
780 dump_desc_dbg(ioat
, desc
);
781 } while (++i
< num_descs
);
783 desc
->txd
.flags
= flags
;
784 desc
->len
= total_len
;
785 hw
->ctl_f
.int_en
= !!(flags
& DMA_PREP_INTERRUPT
);
786 hw
->ctl_f
.fence
= !!(flags
& DMA_PREP_FENCE
);
787 hw
->ctl_f
.compl_write
= 1;
788 dump_desc_dbg(ioat
, desc
);
789 /* we leave the channel locked to ensure in order submission */
795 * ioat2_free_chan_resources - release all the descriptors
796 * @chan: the channel to be cleaned
798 void ioat2_free_chan_resources(struct dma_chan
*c
)
800 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
801 struct ioat_chan_common
*chan
= &ioat
->base
;
802 struct ioatdma_device
*device
= chan
->device
;
803 struct ioat_ring_ent
*desc
;
804 const u16 total_descs
= 1 << ioat
->alloc_order
;
808 /* Before freeing channel resources first check
809 * if they have been previously allocated for this channel.
815 device
->reset_hw(chan
);
817 spin_lock_bh(&chan
->cleanup_lock
);
818 spin_lock_bh(&ioat
->prep_lock
);
819 descs
= ioat2_ring_space(ioat
);
820 dev_dbg(to_dev(chan
), "freeing %d idle descriptors\n", descs
);
821 for (i
= 0; i
< descs
; i
++) {
822 desc
= ioat2_get_ring_ent(ioat
, ioat
->head
+ i
);
823 ioat2_free_ring_ent(desc
, c
);
826 if (descs
< total_descs
)
827 dev_err(to_dev(chan
), "Freeing %d in use descriptors!\n",
828 total_descs
- descs
);
830 for (i
= 0; i
< total_descs
- descs
; i
++) {
831 desc
= ioat2_get_ring_ent(ioat
, ioat
->tail
+ i
);
832 dump_desc_dbg(ioat
, desc
);
833 ioat2_free_ring_ent(desc
, c
);
838 ioat
->alloc_order
= 0;
839 pci_pool_free(device
->completion_pool
, chan
->completion
,
840 chan
->completion_dma
);
841 spin_unlock_bh(&ioat
->prep_lock
);
842 spin_unlock_bh(&chan
->cleanup_lock
);
844 chan
->last_completion
= 0;
845 chan
->completion_dma
= 0;
849 static ssize_t
ring_size_show(struct dma_chan
*c
, char *page
)
851 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
853 return sprintf(page
, "%d\n", (1 << ioat
->alloc_order
) & ~1);
855 static struct ioat_sysfs_entry ring_size_attr
= __ATTR_RO(ring_size
);
857 static ssize_t
ring_active_show(struct dma_chan
*c
, char *page
)
859 struct ioat2_dma_chan
*ioat
= to_ioat2_chan(c
);
861 /* ...taken outside the lock, no need to be precise */
862 return sprintf(page
, "%d\n", ioat2_ring_active(ioat
));
864 static struct ioat_sysfs_entry ring_active_attr
= __ATTR_RO(ring_active
);
866 static struct attribute
*ioat2_attrs
[] = {
867 &ring_size_attr
.attr
,
868 &ring_active_attr
.attr
,
870 &ioat_version_attr
.attr
,
874 struct kobj_type ioat2_ktype
= {
875 .sysfs_ops
= &ioat_sysfs_ops
,
876 .default_attrs
= ioat2_attrs
,
879 int ioat2_dma_probe(struct ioatdma_device
*device
, int dca
)
881 struct pci_dev
*pdev
= device
->pdev
;
882 struct dma_device
*dma
;
884 struct ioat_chan_common
*chan
;
887 device
->enumerate_channels
= ioat2_enumerate_channels
;
888 device
->reset_hw
= ioat2_reset_hw
;
889 device
->cleanup_fn
= ioat2_cleanup_event
;
890 device
->timer_fn
= ioat2_timer_event
;
891 device
->self_test
= ioat_dma_self_test
;
892 dma
= &device
->common
;
893 dma
->device_prep_dma_memcpy
= ioat2_dma_prep_memcpy_lock
;
894 dma
->device_issue_pending
= ioat2_issue_pending
;
895 dma
->device_alloc_chan_resources
= ioat2_alloc_chan_resources
;
896 dma
->device_free_chan_resources
= ioat2_free_chan_resources
;
897 dma
->device_tx_status
= ioat_dma_tx_status
;
899 err
= ioat_probe(device
);
902 ioat_set_tcp_copy_break(2048);
904 list_for_each_entry(c
, &dma
->channels
, device_node
) {
905 chan
= to_chan_common(c
);
906 writel(IOAT_DCACTRL_CMPL_WRITE_ENABLE
| IOAT_DMA_DCA_ANY_CPU
,
907 chan
->reg_base
+ IOAT_DCACTRL_OFFSET
);
910 err
= ioat_register(device
);
914 ioat_kobject_add(device
, &ioat2_ktype
);
917 device
->dca
= ioat2_dca_init(pdev
, device
->reg_base
);