mfd: wm8350-i2c: Make sure the i2c regmap functions are compiled
[linux/fpc-iii.git] / drivers / net / usb / ax88179_178a.c
blobb8b8f9948a0f1345cd259da3742537f66ae55345
1 /*
2 * ASIX AX88179/178A USB 3.0/2.0 to Gigabit Ethernet Devices
4 * Copyright (C) 2011-2013 ASIX
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 #include <linux/module.h>
22 #include <linux/etherdevice.h>
23 #include <linux/mii.h>
24 #include <linux/usb.h>
25 #include <linux/crc32.h>
26 #include <linux/usb/usbnet.h>
28 #define AX88179_PHY_ID 0x03
29 #define AX_EEPROM_LEN 0x100
30 #define AX88179_EEPROM_MAGIC 0x17900b95
31 #define AX_MCAST_FLTSIZE 8
32 #define AX_MAX_MCAST 64
33 #define AX_INT_PPLS_LINK ((u32)BIT(16))
34 #define AX_RXHDR_L4_TYPE_MASK 0x1c
35 #define AX_RXHDR_L4_TYPE_UDP 4
36 #define AX_RXHDR_L4_TYPE_TCP 16
37 #define AX_RXHDR_L3CSUM_ERR 2
38 #define AX_RXHDR_L4CSUM_ERR 1
39 #define AX_RXHDR_CRC_ERR ((u32)BIT(29))
40 #define AX_RXHDR_DROP_ERR ((u32)BIT(31))
41 #define AX_ACCESS_MAC 0x01
42 #define AX_ACCESS_PHY 0x02
43 #define AX_ACCESS_EEPROM 0x04
44 #define AX_ACCESS_EFUS 0x05
45 #define AX_PAUSE_WATERLVL_HIGH 0x54
46 #define AX_PAUSE_WATERLVL_LOW 0x55
48 #define PHYSICAL_LINK_STATUS 0x02
49 #define AX_USB_SS 0x04
50 #define AX_USB_HS 0x02
52 #define GENERAL_STATUS 0x03
53 /* Check AX88179 version. UA1:Bit2 = 0, UA2:Bit2 = 1 */
54 #define AX_SECLD 0x04
56 #define AX_SROM_ADDR 0x07
57 #define AX_SROM_CMD 0x0a
58 #define EEP_RD 0x04
59 #define EEP_BUSY 0x10
61 #define AX_SROM_DATA_LOW 0x08
62 #define AX_SROM_DATA_HIGH 0x09
64 #define AX_RX_CTL 0x0b
65 #define AX_RX_CTL_DROPCRCERR 0x0100
66 #define AX_RX_CTL_IPE 0x0200
67 #define AX_RX_CTL_START 0x0080
68 #define AX_RX_CTL_AP 0x0020
69 #define AX_RX_CTL_AM 0x0010
70 #define AX_RX_CTL_AB 0x0008
71 #define AX_RX_CTL_AMALL 0x0002
72 #define AX_RX_CTL_PRO 0x0001
73 #define AX_RX_CTL_STOP 0x0000
75 #define AX_NODE_ID 0x10
76 #define AX_MULFLTARY 0x16
78 #define AX_MEDIUM_STATUS_MODE 0x22
79 #define AX_MEDIUM_GIGAMODE 0x01
80 #define AX_MEDIUM_FULL_DUPLEX 0x02
81 #define AX_MEDIUM_ALWAYS_ONE 0x04
82 #define AX_MEDIUM_EN_125MHZ 0x08
83 #define AX_MEDIUM_RXFLOW_CTRLEN 0x10
84 #define AX_MEDIUM_TXFLOW_CTRLEN 0x20
85 #define AX_MEDIUM_RECEIVE_EN 0x100
86 #define AX_MEDIUM_PS 0x200
87 #define AX_MEDIUM_JUMBO_EN 0x8040
89 #define AX_MONITOR_MOD 0x24
90 #define AX_MONITOR_MODE_RWLC 0x02
91 #define AX_MONITOR_MODE_RWMP 0x04
92 #define AX_MONITOR_MODE_PMEPOL 0x20
93 #define AX_MONITOR_MODE_PMETYPE 0x40
95 #define AX_GPIO_CTRL 0x25
96 #define AX_GPIO_CTRL_GPIO3EN 0x80
97 #define AX_GPIO_CTRL_GPIO2EN 0x40
98 #define AX_GPIO_CTRL_GPIO1EN 0x20
100 #define AX_PHYPWR_RSTCTL 0x26
101 #define AX_PHYPWR_RSTCTL_BZ 0x0010
102 #define AX_PHYPWR_RSTCTL_IPRL 0x0020
103 #define AX_PHYPWR_RSTCTL_AT 0x1000
105 #define AX_RX_BULKIN_QCTRL 0x2e
106 #define AX_CLK_SELECT 0x33
107 #define AX_CLK_SELECT_BCS 0x01
108 #define AX_CLK_SELECT_ACS 0x02
109 #define AX_CLK_SELECT_ULR 0x08
111 #define AX_RXCOE_CTL 0x34
112 #define AX_RXCOE_IP 0x01
113 #define AX_RXCOE_TCP 0x02
114 #define AX_RXCOE_UDP 0x04
115 #define AX_RXCOE_TCPV6 0x20
116 #define AX_RXCOE_UDPV6 0x40
118 #define AX_TXCOE_CTL 0x35
119 #define AX_TXCOE_IP 0x01
120 #define AX_TXCOE_TCP 0x02
121 #define AX_TXCOE_UDP 0x04
122 #define AX_TXCOE_TCPV6 0x20
123 #define AX_TXCOE_UDPV6 0x40
125 #define AX_LEDCTRL 0x73
127 #define GMII_PHY_PHYSR 0x11
128 #define GMII_PHY_PHYSR_SMASK 0xc000
129 #define GMII_PHY_PHYSR_GIGA 0x8000
130 #define GMII_PHY_PHYSR_100 0x4000
131 #define GMII_PHY_PHYSR_FULL 0x2000
132 #define GMII_PHY_PHYSR_LINK 0x400
134 #define GMII_LED_ACT 0x1a
135 #define GMII_LED_ACTIVE_MASK 0xff8f
136 #define GMII_LED0_ACTIVE BIT(4)
137 #define GMII_LED1_ACTIVE BIT(5)
138 #define GMII_LED2_ACTIVE BIT(6)
140 #define GMII_LED_LINK 0x1c
141 #define GMII_LED_LINK_MASK 0xf888
142 #define GMII_LED0_LINK_10 BIT(0)
143 #define GMII_LED0_LINK_100 BIT(1)
144 #define GMII_LED0_LINK_1000 BIT(2)
145 #define GMII_LED1_LINK_10 BIT(4)
146 #define GMII_LED1_LINK_100 BIT(5)
147 #define GMII_LED1_LINK_1000 BIT(6)
148 #define GMII_LED2_LINK_10 BIT(8)
149 #define GMII_LED2_LINK_100 BIT(9)
150 #define GMII_LED2_LINK_1000 BIT(10)
151 #define LED0_ACTIVE BIT(0)
152 #define LED0_LINK_10 BIT(1)
153 #define LED0_LINK_100 BIT(2)
154 #define LED0_LINK_1000 BIT(3)
155 #define LED0_FD BIT(4)
156 #define LED0_USB3_MASK 0x001f
157 #define LED1_ACTIVE BIT(5)
158 #define LED1_LINK_10 BIT(6)
159 #define LED1_LINK_100 BIT(7)
160 #define LED1_LINK_1000 BIT(8)
161 #define LED1_FD BIT(9)
162 #define LED1_USB3_MASK 0x03e0
163 #define LED2_ACTIVE BIT(10)
164 #define LED2_LINK_1000 BIT(13)
165 #define LED2_LINK_100 BIT(12)
166 #define LED2_LINK_10 BIT(11)
167 #define LED2_FD BIT(14)
168 #define LED_VALID BIT(15)
169 #define LED2_USB3_MASK 0x7c00
171 #define GMII_PHYPAGE 0x1e
172 #define GMII_PHY_PAGE_SELECT 0x1f
173 #define GMII_PHY_PGSEL_EXT 0x0007
174 #define GMII_PHY_PGSEL_PAGE0 0x0000
176 struct ax88179_data {
177 u16 rxctl;
178 u16 reserved;
181 struct ax88179_int_data {
182 __le32 intdata1;
183 __le32 intdata2;
186 static const struct {
187 unsigned char ctrl, timer_l, timer_h, size, ifg;
188 } AX88179_BULKIN_SIZE[] = {
189 {7, 0x4f, 0, 0x12, 0xff},
190 {7, 0x20, 3, 0x16, 0xff},
191 {7, 0xae, 7, 0x18, 0xff},
192 {7, 0xcc, 0x4c, 0x18, 8},
195 static int __ax88179_read_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
196 u16 size, void *data, int in_pm)
198 int ret;
199 int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
201 BUG_ON(!dev);
203 if (!in_pm)
204 fn = usbnet_read_cmd;
205 else
206 fn = usbnet_read_cmd_nopm;
208 ret = fn(dev, cmd, USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
209 value, index, data, size);
211 if (unlikely(ret < 0))
212 netdev_warn(dev->net, "Failed to read reg index 0x%04x: %d\n",
213 index, ret);
215 return ret;
218 static int __ax88179_write_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
219 u16 size, void *data, int in_pm)
221 int ret;
222 int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
224 BUG_ON(!dev);
226 if (!in_pm)
227 fn = usbnet_write_cmd;
228 else
229 fn = usbnet_write_cmd_nopm;
231 ret = fn(dev, cmd, USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
232 value, index, data, size);
234 if (unlikely(ret < 0))
235 netdev_warn(dev->net, "Failed to write reg index 0x%04x: %d\n",
236 index, ret);
238 return ret;
241 static void ax88179_write_cmd_async(struct usbnet *dev, u8 cmd, u16 value,
242 u16 index, u16 size, void *data)
244 u16 buf;
246 if (2 == size) {
247 buf = *((u16 *)data);
248 cpu_to_le16s(&buf);
249 usbnet_write_cmd_async(dev, cmd, USB_DIR_OUT | USB_TYPE_VENDOR |
250 USB_RECIP_DEVICE, value, index, &buf,
251 size);
252 } else {
253 usbnet_write_cmd_async(dev, cmd, USB_DIR_OUT | USB_TYPE_VENDOR |
254 USB_RECIP_DEVICE, value, index, data,
255 size);
259 static int ax88179_read_cmd_nopm(struct usbnet *dev, u8 cmd, u16 value,
260 u16 index, u16 size, void *data)
262 int ret;
264 if (2 == size) {
265 u16 buf;
266 ret = __ax88179_read_cmd(dev, cmd, value, index, size, &buf, 1);
267 le16_to_cpus(&buf);
268 *((u16 *)data) = buf;
269 } else if (4 == size) {
270 u32 buf;
271 ret = __ax88179_read_cmd(dev, cmd, value, index, size, &buf, 1);
272 le32_to_cpus(&buf);
273 *((u32 *)data) = buf;
274 } else {
275 ret = __ax88179_read_cmd(dev, cmd, value, index, size, data, 1);
278 return ret;
281 static int ax88179_write_cmd_nopm(struct usbnet *dev, u8 cmd, u16 value,
282 u16 index, u16 size, void *data)
284 int ret;
286 if (2 == size) {
287 u16 buf;
288 buf = *((u16 *)data);
289 cpu_to_le16s(&buf);
290 ret = __ax88179_write_cmd(dev, cmd, value, index,
291 size, &buf, 1);
292 } else {
293 ret = __ax88179_write_cmd(dev, cmd, value, index,
294 size, data, 1);
297 return ret;
300 static int ax88179_read_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
301 u16 size, void *data)
303 int ret;
305 if (2 == size) {
306 u16 buf;
307 ret = __ax88179_read_cmd(dev, cmd, value, index, size, &buf, 0);
308 le16_to_cpus(&buf);
309 *((u16 *)data) = buf;
310 } else if (4 == size) {
311 u32 buf;
312 ret = __ax88179_read_cmd(dev, cmd, value, index, size, &buf, 0);
313 le32_to_cpus(&buf);
314 *((u32 *)data) = buf;
315 } else {
316 ret = __ax88179_read_cmd(dev, cmd, value, index, size, data, 0);
319 return ret;
322 static int ax88179_write_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
323 u16 size, void *data)
325 int ret;
327 if (2 == size) {
328 u16 buf;
329 buf = *((u16 *)data);
330 cpu_to_le16s(&buf);
331 ret = __ax88179_write_cmd(dev, cmd, value, index,
332 size, &buf, 0);
333 } else {
334 ret = __ax88179_write_cmd(dev, cmd, value, index,
335 size, data, 0);
338 return ret;
341 static void ax88179_status(struct usbnet *dev, struct urb *urb)
343 struct ax88179_int_data *event;
344 u32 link;
346 if (urb->actual_length < 8)
347 return;
349 event = urb->transfer_buffer;
350 le32_to_cpus((void *)&event->intdata1);
352 link = (((__force u32)event->intdata1) & AX_INT_PPLS_LINK) >> 16;
354 if (netif_carrier_ok(dev->net) != link) {
355 usbnet_link_change(dev, link, 1);
356 netdev_info(dev->net, "ax88179 - Link status is: %d\n", link);
360 static int ax88179_mdio_read(struct net_device *netdev, int phy_id, int loc)
362 struct usbnet *dev = netdev_priv(netdev);
363 u16 res;
365 ax88179_read_cmd(dev, AX_ACCESS_PHY, phy_id, (__u16)loc, 2, &res);
366 return res;
369 static void ax88179_mdio_write(struct net_device *netdev, int phy_id, int loc,
370 int val)
372 struct usbnet *dev = netdev_priv(netdev);
373 u16 res = (u16) val;
375 ax88179_write_cmd(dev, AX_ACCESS_PHY, phy_id, (__u16)loc, 2, &res);
378 static int ax88179_suspend(struct usb_interface *intf, pm_message_t message)
380 struct usbnet *dev = usb_get_intfdata(intf);
381 u16 tmp16;
382 u8 tmp8;
384 usbnet_suspend(intf, message);
386 /* Disable RX path */
387 ax88179_read_cmd_nopm(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
388 2, 2, &tmp16);
389 tmp16 &= ~AX_MEDIUM_RECEIVE_EN;
390 ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
391 2, 2, &tmp16);
393 /* Force bulk-in zero length */
394 ax88179_read_cmd_nopm(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL,
395 2, 2, &tmp16);
397 tmp16 |= AX_PHYPWR_RSTCTL_BZ | AX_PHYPWR_RSTCTL_IPRL;
398 ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL,
399 2, 2, &tmp16);
401 /* change clock */
402 tmp8 = 0;
403 ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp8);
405 /* Configure RX control register => stop operation */
406 tmp16 = AX_RX_CTL_STOP;
407 ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, &tmp16);
409 return 0;
412 /* This function is used to enable the autodetach function. */
413 /* This function is determined by offset 0x43 of EEPROM */
414 static int ax88179_auto_detach(struct usbnet *dev, int in_pm)
416 u16 tmp16;
417 u8 tmp8;
418 int (*fnr)(struct usbnet *, u8, u16, u16, u16, void *);
419 int (*fnw)(struct usbnet *, u8, u16, u16, u16, void *);
421 if (!in_pm) {
422 fnr = ax88179_read_cmd;
423 fnw = ax88179_write_cmd;
424 } else {
425 fnr = ax88179_read_cmd_nopm;
426 fnw = ax88179_write_cmd_nopm;
429 if (fnr(dev, AX_ACCESS_EEPROM, 0x43, 1, 2, &tmp16) < 0)
430 return 0;
432 if ((tmp16 == 0xFFFF) || (!(tmp16 & 0x0100)))
433 return 0;
435 /* Enable Auto Detach bit */
436 tmp8 = 0;
437 fnr(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp8);
438 tmp8 |= AX_CLK_SELECT_ULR;
439 fnw(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp8);
441 fnr(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, &tmp16);
442 tmp16 |= AX_PHYPWR_RSTCTL_AT;
443 fnw(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, &tmp16);
445 return 0;
448 static int ax88179_resume(struct usb_interface *intf)
450 struct usbnet *dev = usb_get_intfdata(intf);
451 u16 tmp16;
452 u8 tmp8;
454 usbnet_link_change(dev, 0, 0);
456 /* Power up ethernet PHY */
457 tmp16 = 0;
458 ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL,
459 2, 2, &tmp16);
460 udelay(1000);
462 tmp16 = AX_PHYPWR_RSTCTL_IPRL;
463 ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL,
464 2, 2, &tmp16);
465 msleep(200);
467 /* Ethernet PHY Auto Detach*/
468 ax88179_auto_detach(dev, 1);
470 /* Enable clock */
471 ax88179_read_cmd_nopm(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp8);
472 tmp8 |= AX_CLK_SELECT_ACS | AX_CLK_SELECT_BCS;
473 ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp8);
474 msleep(100);
476 /* Configure RX control register => start operation */
477 tmp16 = AX_RX_CTL_DROPCRCERR | AX_RX_CTL_IPE | AX_RX_CTL_START |
478 AX_RX_CTL_AP | AX_RX_CTL_AMALL | AX_RX_CTL_AB;
479 ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, &tmp16);
481 return usbnet_resume(intf);
484 static void
485 ax88179_get_wol(struct net_device *net, struct ethtool_wolinfo *wolinfo)
487 struct usbnet *dev = netdev_priv(net);
488 u8 opt;
490 if (ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_MONITOR_MOD,
491 1, 1, &opt) < 0) {
492 wolinfo->supported = 0;
493 wolinfo->wolopts = 0;
494 return;
497 wolinfo->supported = WAKE_PHY | WAKE_MAGIC;
498 wolinfo->wolopts = 0;
499 if (opt & AX_MONITOR_MODE_RWLC)
500 wolinfo->wolopts |= WAKE_PHY;
501 if (opt & AX_MONITOR_MODE_RWMP)
502 wolinfo->wolopts |= WAKE_MAGIC;
505 static int
506 ax88179_set_wol(struct net_device *net, struct ethtool_wolinfo *wolinfo)
508 struct usbnet *dev = netdev_priv(net);
509 u8 opt = 0;
511 if (wolinfo->wolopts & WAKE_PHY)
512 opt |= AX_MONITOR_MODE_RWLC;
513 if (wolinfo->wolopts & WAKE_MAGIC)
514 opt |= AX_MONITOR_MODE_RWMP;
516 if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MONITOR_MOD,
517 1, 1, &opt) < 0)
518 return -EINVAL;
520 return 0;
523 static int ax88179_get_eeprom_len(struct net_device *net)
525 return AX_EEPROM_LEN;
528 static int
529 ax88179_get_eeprom(struct net_device *net, struct ethtool_eeprom *eeprom,
530 u8 *data)
532 struct usbnet *dev = netdev_priv(net);
533 u16 *eeprom_buff;
534 int first_word, last_word;
535 int i, ret;
537 if (eeprom->len == 0)
538 return -EINVAL;
540 eeprom->magic = AX88179_EEPROM_MAGIC;
542 first_word = eeprom->offset >> 1;
543 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
544 eeprom_buff = kmalloc(sizeof(u16) * (last_word - first_word + 1),
545 GFP_KERNEL);
546 if (!eeprom_buff)
547 return -ENOMEM;
549 /* ax88179/178A returns 2 bytes from eeprom on read */
550 for (i = first_word; i <= last_word; i++) {
551 ret = __ax88179_read_cmd(dev, AX_ACCESS_EEPROM, i, 1, 2,
552 &eeprom_buff[i - first_word],
554 if (ret < 0) {
555 kfree(eeprom_buff);
556 return -EIO;
560 memcpy(data, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
561 kfree(eeprom_buff);
562 return 0;
565 static int ax88179_get_settings(struct net_device *net, struct ethtool_cmd *cmd)
567 struct usbnet *dev = netdev_priv(net);
568 return mii_ethtool_gset(&dev->mii, cmd);
571 static int ax88179_set_settings(struct net_device *net, struct ethtool_cmd *cmd)
573 struct usbnet *dev = netdev_priv(net);
574 return mii_ethtool_sset(&dev->mii, cmd);
578 static int ax88179_ioctl(struct net_device *net, struct ifreq *rq, int cmd)
580 struct usbnet *dev = netdev_priv(net);
581 return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
584 static const struct ethtool_ops ax88179_ethtool_ops = {
585 .get_link = ethtool_op_get_link,
586 .get_msglevel = usbnet_get_msglevel,
587 .set_msglevel = usbnet_set_msglevel,
588 .get_wol = ax88179_get_wol,
589 .set_wol = ax88179_set_wol,
590 .get_eeprom_len = ax88179_get_eeprom_len,
591 .get_eeprom = ax88179_get_eeprom,
592 .get_settings = ax88179_get_settings,
593 .set_settings = ax88179_set_settings,
594 .nway_reset = usbnet_nway_reset,
597 static void ax88179_set_multicast(struct net_device *net)
599 struct usbnet *dev = netdev_priv(net);
600 struct ax88179_data *data = (struct ax88179_data *)dev->data;
601 u8 *m_filter = ((u8 *)dev->data) + 12;
603 data->rxctl = (AX_RX_CTL_START | AX_RX_CTL_AB | AX_RX_CTL_IPE);
605 if (net->flags & IFF_PROMISC) {
606 data->rxctl |= AX_RX_CTL_PRO;
607 } else if (net->flags & IFF_ALLMULTI ||
608 netdev_mc_count(net) > AX_MAX_MCAST) {
609 data->rxctl |= AX_RX_CTL_AMALL;
610 } else if (netdev_mc_empty(net)) {
611 /* just broadcast and directed */
612 } else {
613 /* We use the 20 byte dev->data for our 8 byte filter buffer
614 * to avoid allocating memory that is tricky to free later
616 u32 crc_bits;
617 struct netdev_hw_addr *ha;
619 memset(m_filter, 0, AX_MCAST_FLTSIZE);
621 netdev_for_each_mc_addr(ha, net) {
622 crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
623 *(m_filter + (crc_bits >> 3)) |= (1 << (crc_bits & 7));
626 ax88179_write_cmd_async(dev, AX_ACCESS_MAC, AX_MULFLTARY,
627 AX_MCAST_FLTSIZE, AX_MCAST_FLTSIZE,
628 m_filter);
630 data->rxctl |= AX_RX_CTL_AM;
633 ax88179_write_cmd_async(dev, AX_ACCESS_MAC, AX_RX_CTL,
634 2, 2, &data->rxctl);
637 static int
638 ax88179_set_features(struct net_device *net, netdev_features_t features)
640 u8 tmp;
641 struct usbnet *dev = netdev_priv(net);
642 netdev_features_t changed = net->features ^ features;
644 if (changed & NETIF_F_IP_CSUM) {
645 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, &tmp);
646 tmp ^= AX_TXCOE_TCP | AX_TXCOE_UDP;
647 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, &tmp);
650 if (changed & NETIF_F_IPV6_CSUM) {
651 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, &tmp);
652 tmp ^= AX_TXCOE_TCPV6 | AX_TXCOE_UDPV6;
653 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, &tmp);
656 if (changed & NETIF_F_RXCSUM) {
657 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_RXCOE_CTL, 1, 1, &tmp);
658 tmp ^= AX_RXCOE_IP | AX_RXCOE_TCP | AX_RXCOE_UDP |
659 AX_RXCOE_TCPV6 | AX_RXCOE_UDPV6;
660 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RXCOE_CTL, 1, 1, &tmp);
663 return 0;
666 static int ax88179_change_mtu(struct net_device *net, int new_mtu)
668 struct usbnet *dev = netdev_priv(net);
669 u16 tmp16;
671 if (new_mtu <= 0 || new_mtu > 4088)
672 return -EINVAL;
674 net->mtu = new_mtu;
675 dev->hard_mtu = net->mtu + net->hard_header_len;
677 if (net->mtu > 1500) {
678 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
679 2, 2, &tmp16);
680 tmp16 |= AX_MEDIUM_JUMBO_EN;
681 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
682 2, 2, &tmp16);
683 } else {
684 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
685 2, 2, &tmp16);
686 tmp16 &= ~AX_MEDIUM_JUMBO_EN;
687 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
688 2, 2, &tmp16);
691 /* max qlen depend on hard_mtu and rx_urb_size */
692 usbnet_update_max_qlen(dev);
694 return 0;
697 static int ax88179_set_mac_addr(struct net_device *net, void *p)
699 struct usbnet *dev = netdev_priv(net);
700 struct sockaddr *addr = p;
701 int ret;
703 if (netif_running(net))
704 return -EBUSY;
705 if (!is_valid_ether_addr(addr->sa_data))
706 return -EADDRNOTAVAIL;
708 memcpy(net->dev_addr, addr->sa_data, ETH_ALEN);
710 /* Set the MAC address */
711 ret = ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_NODE_ID, ETH_ALEN,
712 ETH_ALEN, net->dev_addr);
713 if (ret < 0)
714 return ret;
716 return 0;
719 static const struct net_device_ops ax88179_netdev_ops = {
720 .ndo_open = usbnet_open,
721 .ndo_stop = usbnet_stop,
722 .ndo_start_xmit = usbnet_start_xmit,
723 .ndo_tx_timeout = usbnet_tx_timeout,
724 .ndo_change_mtu = ax88179_change_mtu,
725 .ndo_set_mac_address = ax88179_set_mac_addr,
726 .ndo_validate_addr = eth_validate_addr,
727 .ndo_do_ioctl = ax88179_ioctl,
728 .ndo_set_rx_mode = ax88179_set_multicast,
729 .ndo_set_features = ax88179_set_features,
732 static int ax88179_check_eeprom(struct usbnet *dev)
734 u8 i, buf, eeprom[20];
735 u16 csum, delay = HZ / 10;
736 unsigned long jtimeout;
738 /* Read EEPROM content */
739 for (i = 0; i < 6; i++) {
740 buf = i;
741 if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_SROM_ADDR,
742 1, 1, &buf) < 0)
743 return -EINVAL;
745 buf = EEP_RD;
746 if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_SROM_CMD,
747 1, 1, &buf) < 0)
748 return -EINVAL;
750 jtimeout = jiffies + delay;
751 do {
752 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_SROM_CMD,
753 1, 1, &buf);
755 if (time_after(jiffies, jtimeout))
756 return -EINVAL;
758 } while (buf & EEP_BUSY);
760 __ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_SROM_DATA_LOW,
761 2, 2, &eeprom[i * 2], 0);
763 if ((i == 0) && (eeprom[0] == 0xFF))
764 return -EINVAL;
767 csum = eeprom[6] + eeprom[7] + eeprom[8] + eeprom[9];
768 csum = (csum >> 8) + (csum & 0xff);
769 if ((csum + eeprom[10]) != 0xff)
770 return -EINVAL;
772 return 0;
775 static int ax88179_check_efuse(struct usbnet *dev, u16 *ledmode)
777 u8 i;
778 u8 efuse[64];
779 u16 csum = 0;
781 if (ax88179_read_cmd(dev, AX_ACCESS_EFUS, 0, 64, 64, efuse) < 0)
782 return -EINVAL;
784 if (*efuse == 0xFF)
785 return -EINVAL;
787 for (i = 0; i < 64; i++)
788 csum = csum + efuse[i];
790 while (csum > 255)
791 csum = (csum & 0x00FF) + ((csum >> 8) & 0x00FF);
793 if (csum != 0xFF)
794 return -EINVAL;
796 *ledmode = (efuse[51] << 8) | efuse[52];
798 return 0;
801 static int ax88179_convert_old_led(struct usbnet *dev, u16 *ledvalue)
803 u16 led;
805 /* Loaded the old eFuse LED Mode */
806 if (ax88179_read_cmd(dev, AX_ACCESS_EEPROM, 0x3C, 1, 2, &led) < 0)
807 return -EINVAL;
809 led >>= 8;
810 switch (led) {
811 case 0xFF:
812 led = LED0_ACTIVE | LED1_LINK_10 | LED1_LINK_100 |
813 LED1_LINK_1000 | LED2_ACTIVE | LED2_LINK_10 |
814 LED2_LINK_100 | LED2_LINK_1000 | LED_VALID;
815 break;
816 case 0xFE:
817 led = LED0_ACTIVE | LED1_LINK_1000 | LED2_LINK_100 | LED_VALID;
818 break;
819 case 0xFD:
820 led = LED0_ACTIVE | LED1_LINK_1000 | LED2_LINK_100 |
821 LED2_LINK_10 | LED_VALID;
822 break;
823 case 0xFC:
824 led = LED0_ACTIVE | LED1_ACTIVE | LED1_LINK_1000 | LED2_ACTIVE |
825 LED2_LINK_100 | LED2_LINK_10 | LED_VALID;
826 break;
827 default:
828 led = LED0_ACTIVE | LED1_LINK_10 | LED1_LINK_100 |
829 LED1_LINK_1000 | LED2_ACTIVE | LED2_LINK_10 |
830 LED2_LINK_100 | LED2_LINK_1000 | LED_VALID;
831 break;
834 *ledvalue = led;
836 return 0;
839 static int ax88179_led_setting(struct usbnet *dev)
841 u8 ledfd, value = 0;
842 u16 tmp, ledact, ledlink, ledvalue = 0, delay = HZ / 10;
843 unsigned long jtimeout;
845 /* Check AX88179 version. UA1 or UA2*/
846 ax88179_read_cmd(dev, AX_ACCESS_MAC, GENERAL_STATUS, 1, 1, &value);
848 if (!(value & AX_SECLD)) { /* UA1 */
849 value = AX_GPIO_CTRL_GPIO3EN | AX_GPIO_CTRL_GPIO2EN |
850 AX_GPIO_CTRL_GPIO1EN;
851 if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_GPIO_CTRL,
852 1, 1, &value) < 0)
853 return -EINVAL;
856 /* Check EEPROM */
857 if (!ax88179_check_eeprom(dev)) {
858 value = 0x42;
859 if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_SROM_ADDR,
860 1, 1, &value) < 0)
861 return -EINVAL;
863 value = EEP_RD;
864 if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_SROM_CMD,
865 1, 1, &value) < 0)
866 return -EINVAL;
868 jtimeout = jiffies + delay;
869 do {
870 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_SROM_CMD,
871 1, 1, &value);
873 if (time_after(jiffies, jtimeout))
874 return -EINVAL;
876 } while (value & EEP_BUSY);
878 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_SROM_DATA_HIGH,
879 1, 1, &value);
880 ledvalue = (value << 8);
882 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_SROM_DATA_LOW,
883 1, 1, &value);
884 ledvalue |= value;
886 /* load internal ROM for defaule setting */
887 if ((ledvalue == 0xFFFF) || ((ledvalue & LED_VALID) == 0))
888 ax88179_convert_old_led(dev, &ledvalue);
890 } else if (!ax88179_check_efuse(dev, &ledvalue)) {
891 if ((ledvalue == 0xFFFF) || ((ledvalue & LED_VALID) == 0))
892 ax88179_convert_old_led(dev, &ledvalue);
893 } else {
894 ax88179_convert_old_led(dev, &ledvalue);
897 tmp = GMII_PHY_PGSEL_EXT;
898 ax88179_write_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
899 GMII_PHY_PAGE_SELECT, 2, &tmp);
901 tmp = 0x2c;
902 ax88179_write_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
903 GMII_PHYPAGE, 2, &tmp);
905 ax88179_read_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
906 GMII_LED_ACT, 2, &ledact);
908 ax88179_read_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
909 GMII_LED_LINK, 2, &ledlink);
911 ledact &= GMII_LED_ACTIVE_MASK;
912 ledlink &= GMII_LED_LINK_MASK;
914 if (ledvalue & LED0_ACTIVE)
915 ledact |= GMII_LED0_ACTIVE;
917 if (ledvalue & LED1_ACTIVE)
918 ledact |= GMII_LED1_ACTIVE;
920 if (ledvalue & LED2_ACTIVE)
921 ledact |= GMII_LED2_ACTIVE;
923 if (ledvalue & LED0_LINK_10)
924 ledlink |= GMII_LED0_LINK_10;
926 if (ledvalue & LED1_LINK_10)
927 ledlink |= GMII_LED1_LINK_10;
929 if (ledvalue & LED2_LINK_10)
930 ledlink |= GMII_LED2_LINK_10;
932 if (ledvalue & LED0_LINK_100)
933 ledlink |= GMII_LED0_LINK_100;
935 if (ledvalue & LED1_LINK_100)
936 ledlink |= GMII_LED1_LINK_100;
938 if (ledvalue & LED2_LINK_100)
939 ledlink |= GMII_LED2_LINK_100;
941 if (ledvalue & LED0_LINK_1000)
942 ledlink |= GMII_LED0_LINK_1000;
944 if (ledvalue & LED1_LINK_1000)
945 ledlink |= GMII_LED1_LINK_1000;
947 if (ledvalue & LED2_LINK_1000)
948 ledlink |= GMII_LED2_LINK_1000;
950 tmp = ledact;
951 ax88179_write_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
952 GMII_LED_ACT, 2, &tmp);
954 tmp = ledlink;
955 ax88179_write_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
956 GMII_LED_LINK, 2, &tmp);
958 tmp = GMII_PHY_PGSEL_PAGE0;
959 ax88179_write_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
960 GMII_PHY_PAGE_SELECT, 2, &tmp);
962 /* LED full duplex setting */
963 ledfd = 0;
964 if (ledvalue & LED0_FD)
965 ledfd |= 0x01;
966 else if ((ledvalue & LED0_USB3_MASK) == 0)
967 ledfd |= 0x02;
969 if (ledvalue & LED1_FD)
970 ledfd |= 0x04;
971 else if ((ledvalue & LED1_USB3_MASK) == 0)
972 ledfd |= 0x08;
974 if (ledvalue & LED2_FD)
975 ledfd |= 0x10;
976 else if ((ledvalue & LED2_USB3_MASK) == 0)
977 ledfd |= 0x20;
979 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_LEDCTRL, 1, 1, &ledfd);
981 return 0;
984 static int ax88179_bind(struct usbnet *dev, struct usb_interface *intf)
986 u8 buf[5];
987 u16 *tmp16;
988 u8 *tmp;
989 struct ax88179_data *ax179_data = (struct ax88179_data *)dev->data;
991 usbnet_get_endpoints(dev, intf);
993 tmp16 = (u16 *)buf;
994 tmp = (u8 *)buf;
996 memset(ax179_data, 0, sizeof(*ax179_data));
998 /* Power up ethernet PHY */
999 *tmp16 = 0;
1000 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, tmp16);
1001 *tmp16 = AX_PHYPWR_RSTCTL_IPRL;
1002 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, tmp16);
1003 msleep(200);
1005 *tmp = AX_CLK_SELECT_ACS | AX_CLK_SELECT_BCS;
1006 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, tmp);
1007 msleep(100);
1009 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_NODE_ID, ETH_ALEN,
1010 ETH_ALEN, dev->net->dev_addr);
1011 memcpy(dev->net->perm_addr, dev->net->dev_addr, ETH_ALEN);
1013 /* RX bulk configuration */
1014 memcpy(tmp, &AX88179_BULKIN_SIZE[0], 5);
1015 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_BULKIN_QCTRL, 5, 5, tmp);
1017 dev->rx_urb_size = 1024 * 20;
1019 *tmp = 0x34;
1020 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PAUSE_WATERLVL_LOW, 1, 1, tmp);
1022 *tmp = 0x52;
1023 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PAUSE_WATERLVL_HIGH,
1024 1, 1, tmp);
1026 dev->net->netdev_ops = &ax88179_netdev_ops;
1027 dev->net->ethtool_ops = &ax88179_ethtool_ops;
1028 dev->net->needed_headroom = 8;
1030 /* Initialize MII structure */
1031 dev->mii.dev = dev->net;
1032 dev->mii.mdio_read = ax88179_mdio_read;
1033 dev->mii.mdio_write = ax88179_mdio_write;
1034 dev->mii.phy_id_mask = 0xff;
1035 dev->mii.reg_num_mask = 0xff;
1036 dev->mii.phy_id = 0x03;
1037 dev->mii.supports_gmii = 1;
1039 dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
1040 NETIF_F_RXCSUM;
1042 dev->net->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
1043 NETIF_F_RXCSUM;
1045 /* Enable checksum offload */
1046 *tmp = AX_RXCOE_IP | AX_RXCOE_TCP | AX_RXCOE_UDP |
1047 AX_RXCOE_TCPV6 | AX_RXCOE_UDPV6;
1048 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RXCOE_CTL, 1, 1, tmp);
1050 *tmp = AX_TXCOE_IP | AX_TXCOE_TCP | AX_TXCOE_UDP |
1051 AX_TXCOE_TCPV6 | AX_TXCOE_UDPV6;
1052 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, tmp);
1054 /* Configure RX control register => start operation */
1055 *tmp16 = AX_RX_CTL_DROPCRCERR | AX_RX_CTL_IPE | AX_RX_CTL_START |
1056 AX_RX_CTL_AP | AX_RX_CTL_AMALL | AX_RX_CTL_AB;
1057 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, tmp16);
1059 *tmp = AX_MONITOR_MODE_PMETYPE | AX_MONITOR_MODE_PMEPOL |
1060 AX_MONITOR_MODE_RWMP;
1061 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MONITOR_MOD, 1, 1, tmp);
1063 /* Configure default medium type => giga */
1064 *tmp16 = AX_MEDIUM_RECEIVE_EN | AX_MEDIUM_TXFLOW_CTRLEN |
1065 AX_MEDIUM_RXFLOW_CTRLEN | AX_MEDIUM_ALWAYS_ONE |
1066 AX_MEDIUM_FULL_DUPLEX | AX_MEDIUM_GIGAMODE;
1067 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
1068 2, 2, tmp16);
1070 ax88179_led_setting(dev);
1072 /* Restart autoneg */
1073 mii_nway_restart(&dev->mii);
1075 usbnet_link_change(dev, 0, 0);
1077 return 0;
1080 static void ax88179_unbind(struct usbnet *dev, struct usb_interface *intf)
1082 u16 tmp16;
1084 /* Configure RX control register => stop operation */
1085 tmp16 = AX_RX_CTL_STOP;
1086 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, &tmp16);
1088 tmp16 = 0;
1089 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp16);
1091 /* Power down ethernet PHY */
1092 tmp16 = 0;
1093 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, &tmp16);
1096 static void
1097 ax88179_rx_checksum(struct sk_buff *skb, u32 *pkt_hdr)
1099 skb->ip_summed = CHECKSUM_NONE;
1101 /* checksum error bit is set */
1102 if ((*pkt_hdr & AX_RXHDR_L3CSUM_ERR) ||
1103 (*pkt_hdr & AX_RXHDR_L4CSUM_ERR))
1104 return;
1106 /* It must be a TCP or UDP packet with a valid checksum */
1107 if (((*pkt_hdr & AX_RXHDR_L4_TYPE_MASK) == AX_RXHDR_L4_TYPE_TCP) ||
1108 ((*pkt_hdr & AX_RXHDR_L4_TYPE_MASK) == AX_RXHDR_L4_TYPE_UDP))
1109 skb->ip_summed = CHECKSUM_UNNECESSARY;
1112 static int ax88179_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
1114 struct sk_buff *ax_skb;
1115 int pkt_cnt;
1116 u32 rx_hdr;
1117 u16 hdr_off;
1118 u32 *pkt_hdr;
1120 /* This check is no longer done by usbnet */
1121 if (skb->len < dev->net->hard_header_len)
1122 return 0;
1124 skb_trim(skb, skb->len - 4);
1125 memcpy(&rx_hdr, skb_tail_pointer(skb), 4);
1126 le32_to_cpus(&rx_hdr);
1128 pkt_cnt = (u16)rx_hdr;
1129 hdr_off = (u16)(rx_hdr >> 16);
1130 pkt_hdr = (u32 *)(skb->data + hdr_off);
1132 while (pkt_cnt--) {
1133 u16 pkt_len;
1135 le32_to_cpus(pkt_hdr);
1136 pkt_len = (*pkt_hdr >> 16) & 0x1fff;
1138 /* Check CRC or runt packet */
1139 if ((*pkt_hdr & AX_RXHDR_CRC_ERR) ||
1140 (*pkt_hdr & AX_RXHDR_DROP_ERR)) {
1141 skb_pull(skb, (pkt_len + 7) & 0xFFF8);
1142 pkt_hdr++;
1143 continue;
1146 if (pkt_cnt == 0) {
1147 /* Skip IP alignment psudo header */
1148 skb_pull(skb, 2);
1149 skb->len = pkt_len;
1150 skb_set_tail_pointer(skb, pkt_len);
1151 skb->truesize = pkt_len + sizeof(struct sk_buff);
1152 ax88179_rx_checksum(skb, pkt_hdr);
1153 return 1;
1156 ax_skb = skb_clone(skb, GFP_ATOMIC);
1157 if (ax_skb) {
1158 ax_skb->len = pkt_len;
1159 ax_skb->data = skb->data + 2;
1160 skb_set_tail_pointer(ax_skb, pkt_len);
1161 ax_skb->truesize = pkt_len + sizeof(struct sk_buff);
1162 ax88179_rx_checksum(ax_skb, pkt_hdr);
1163 usbnet_skb_return(dev, ax_skb);
1164 } else {
1165 return 0;
1168 skb_pull(skb, (pkt_len + 7) & 0xFFF8);
1169 pkt_hdr++;
1171 return 1;
1174 static struct sk_buff *
1175 ax88179_tx_fixup(struct usbnet *dev, struct sk_buff *skb, gfp_t flags)
1177 u32 tx_hdr1, tx_hdr2;
1178 int frame_size = dev->maxpacket;
1179 int mss = skb_shinfo(skb)->gso_size;
1180 int headroom;
1182 tx_hdr1 = skb->len;
1183 tx_hdr2 = mss;
1184 if (((skb->len + 8) % frame_size) == 0)
1185 tx_hdr2 |= 0x80008000; /* Enable padding */
1187 headroom = skb_headroom(skb) - 8;
1189 if ((skb_header_cloned(skb) || headroom < 0) &&
1190 pskb_expand_head(skb, headroom < 0 ? 8 : 0, 0, GFP_ATOMIC)) {
1191 dev_kfree_skb_any(skb);
1192 return NULL;
1195 skb_push(skb, 4);
1196 cpu_to_le32s(&tx_hdr2);
1197 skb_copy_to_linear_data(skb, &tx_hdr2, 4);
1199 skb_push(skb, 4);
1200 cpu_to_le32s(&tx_hdr1);
1201 skb_copy_to_linear_data(skb, &tx_hdr1, 4);
1203 return skb;
1206 static int ax88179_link_reset(struct usbnet *dev)
1208 struct ax88179_data *ax179_data = (struct ax88179_data *)dev->data;
1209 u8 tmp[5], link_sts;
1210 u16 mode, tmp16, delay = HZ / 10;
1211 u32 tmp32 = 0x40000000;
1212 unsigned long jtimeout;
1214 jtimeout = jiffies + delay;
1215 while (tmp32 & 0x40000000) {
1216 mode = 0;
1217 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, &mode);
1218 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2,
1219 &ax179_data->rxctl);
1221 /*link up, check the usb device control TX FIFO full or empty*/
1222 ax88179_read_cmd(dev, 0x81, 0x8c, 0, 4, &tmp32);
1224 if (time_after(jiffies, jtimeout))
1225 return 0;
1228 mode = AX_MEDIUM_RECEIVE_EN | AX_MEDIUM_TXFLOW_CTRLEN |
1229 AX_MEDIUM_RXFLOW_CTRLEN | AX_MEDIUM_ALWAYS_ONE;
1231 ax88179_read_cmd(dev, AX_ACCESS_MAC, PHYSICAL_LINK_STATUS,
1232 1, 1, &link_sts);
1234 ax88179_read_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
1235 GMII_PHY_PHYSR, 2, &tmp16);
1237 if (!(tmp16 & GMII_PHY_PHYSR_LINK)) {
1238 return 0;
1239 } else if (GMII_PHY_PHYSR_GIGA == (tmp16 & GMII_PHY_PHYSR_SMASK)) {
1240 mode |= AX_MEDIUM_GIGAMODE | AX_MEDIUM_EN_125MHZ;
1241 if (dev->net->mtu > 1500)
1242 mode |= AX_MEDIUM_JUMBO_EN;
1244 if (link_sts & AX_USB_SS)
1245 memcpy(tmp, &AX88179_BULKIN_SIZE[0], 5);
1246 else if (link_sts & AX_USB_HS)
1247 memcpy(tmp, &AX88179_BULKIN_SIZE[1], 5);
1248 else
1249 memcpy(tmp, &AX88179_BULKIN_SIZE[3], 5);
1250 } else if (GMII_PHY_PHYSR_100 == (tmp16 & GMII_PHY_PHYSR_SMASK)) {
1251 mode |= AX_MEDIUM_PS;
1253 if (link_sts & (AX_USB_SS | AX_USB_HS))
1254 memcpy(tmp, &AX88179_BULKIN_SIZE[2], 5);
1255 else
1256 memcpy(tmp, &AX88179_BULKIN_SIZE[3], 5);
1257 } else {
1258 memcpy(tmp, &AX88179_BULKIN_SIZE[3], 5);
1261 /* RX bulk configuration */
1262 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_BULKIN_QCTRL, 5, 5, tmp);
1264 dev->rx_urb_size = (1024 * (tmp[3] + 2));
1266 if (tmp16 & GMII_PHY_PHYSR_FULL)
1267 mode |= AX_MEDIUM_FULL_DUPLEX;
1268 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
1269 2, 2, &mode);
1271 netif_carrier_on(dev->net);
1273 return 0;
1276 static int ax88179_reset(struct usbnet *dev)
1278 u8 buf[5];
1279 u16 *tmp16;
1280 u8 *tmp;
1282 tmp16 = (u16 *)buf;
1283 tmp = (u8 *)buf;
1285 /* Power up ethernet PHY */
1286 *tmp16 = 0;
1287 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, tmp16);
1289 *tmp16 = AX_PHYPWR_RSTCTL_IPRL;
1290 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, tmp16);
1291 msleep(200);
1293 *tmp = AX_CLK_SELECT_ACS | AX_CLK_SELECT_BCS;
1294 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, tmp);
1295 msleep(100);
1297 /* Ethernet PHY Auto Detach*/
1298 ax88179_auto_detach(dev, 0);
1300 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_NODE_ID, ETH_ALEN, ETH_ALEN,
1301 dev->net->dev_addr);
1302 memcpy(dev->net->perm_addr, dev->net->dev_addr, ETH_ALEN);
1304 /* RX bulk configuration */
1305 memcpy(tmp, &AX88179_BULKIN_SIZE[0], 5);
1306 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_BULKIN_QCTRL, 5, 5, tmp);
1308 dev->rx_urb_size = 1024 * 20;
1310 *tmp = 0x34;
1311 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PAUSE_WATERLVL_LOW, 1, 1, tmp);
1313 *tmp = 0x52;
1314 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PAUSE_WATERLVL_HIGH,
1315 1, 1, tmp);
1317 dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
1318 NETIF_F_RXCSUM;
1320 dev->net->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
1321 NETIF_F_RXCSUM;
1323 /* Enable checksum offload */
1324 *tmp = AX_RXCOE_IP | AX_RXCOE_TCP | AX_RXCOE_UDP |
1325 AX_RXCOE_TCPV6 | AX_RXCOE_UDPV6;
1326 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RXCOE_CTL, 1, 1, tmp);
1328 *tmp = AX_TXCOE_IP | AX_TXCOE_TCP | AX_TXCOE_UDP |
1329 AX_TXCOE_TCPV6 | AX_TXCOE_UDPV6;
1330 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, tmp);
1332 /* Configure RX control register => start operation */
1333 *tmp16 = AX_RX_CTL_DROPCRCERR | AX_RX_CTL_IPE | AX_RX_CTL_START |
1334 AX_RX_CTL_AP | AX_RX_CTL_AMALL | AX_RX_CTL_AB;
1335 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, tmp16);
1337 *tmp = AX_MONITOR_MODE_PMETYPE | AX_MONITOR_MODE_PMEPOL |
1338 AX_MONITOR_MODE_RWMP;
1339 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MONITOR_MOD, 1, 1, tmp);
1341 /* Configure default medium type => giga */
1342 *tmp16 = AX_MEDIUM_RECEIVE_EN | AX_MEDIUM_TXFLOW_CTRLEN |
1343 AX_MEDIUM_RXFLOW_CTRLEN | AX_MEDIUM_ALWAYS_ONE |
1344 AX_MEDIUM_FULL_DUPLEX | AX_MEDIUM_GIGAMODE;
1345 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
1346 2, 2, tmp16);
1348 ax88179_led_setting(dev);
1350 /* Restart autoneg */
1351 mii_nway_restart(&dev->mii);
1353 usbnet_link_change(dev, 0, 0);
1355 return 0;
1358 static int ax88179_stop(struct usbnet *dev)
1360 u16 tmp16;
1362 ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
1363 2, 2, &tmp16);
1364 tmp16 &= ~AX_MEDIUM_RECEIVE_EN;
1365 ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
1366 2, 2, &tmp16);
1368 return 0;
1371 static const struct driver_info ax88179_info = {
1372 .description = "ASIX AX88179 USB 3.0 Gigabit Ethernet",
1373 .bind = ax88179_bind,
1374 .unbind = ax88179_unbind,
1375 .status = ax88179_status,
1376 .link_reset = ax88179_link_reset,
1377 .reset = ax88179_reset,
1378 .stop = ax88179_stop,
1379 .flags = FLAG_ETHER | FLAG_FRAMING_AX,
1380 .rx_fixup = ax88179_rx_fixup,
1381 .tx_fixup = ax88179_tx_fixup,
1384 static const struct driver_info ax88178a_info = {
1385 .description = "ASIX AX88178A USB 2.0 Gigabit Ethernet",
1386 .bind = ax88179_bind,
1387 .unbind = ax88179_unbind,
1388 .status = ax88179_status,
1389 .link_reset = ax88179_link_reset,
1390 .reset = ax88179_reset,
1391 .stop = ax88179_stop,
1392 .flags = FLAG_ETHER | FLAG_FRAMING_AX,
1393 .rx_fixup = ax88179_rx_fixup,
1394 .tx_fixup = ax88179_tx_fixup,
1397 static const struct driver_info sitecom_info = {
1398 .description = "Sitecom USB 3.0 to Gigabit Adapter",
1399 .bind = ax88179_bind,
1400 .unbind = ax88179_unbind,
1401 .status = ax88179_status,
1402 .link_reset = ax88179_link_reset,
1403 .reset = ax88179_reset,
1404 .stop = ax88179_stop,
1405 .flags = FLAG_ETHER | FLAG_FRAMING_AX,
1406 .rx_fixup = ax88179_rx_fixup,
1407 .tx_fixup = ax88179_tx_fixup,
1410 static const struct driver_info samsung_info = {
1411 .description = "Samsung USB Ethernet Adapter",
1412 .bind = ax88179_bind,
1413 .unbind = ax88179_unbind,
1414 .status = ax88179_status,
1415 .link_reset = ax88179_link_reset,
1416 .reset = ax88179_reset,
1417 .stop = ax88179_stop,
1418 .flags = FLAG_ETHER | FLAG_FRAMING_AX,
1419 .rx_fixup = ax88179_rx_fixup,
1420 .tx_fixup = ax88179_tx_fixup,
1423 static const struct usb_device_id products[] = {
1425 /* ASIX AX88179 10/100/1000 */
1426 USB_DEVICE(0x0b95, 0x1790),
1427 .driver_info = (unsigned long)&ax88179_info,
1428 }, {
1429 /* ASIX AX88178A 10/100/1000 */
1430 USB_DEVICE(0x0b95, 0x178a),
1431 .driver_info = (unsigned long)&ax88178a_info,
1432 }, {
1433 /* Sitecom USB 3.0 to Gigabit Adapter */
1434 USB_DEVICE(0x0df6, 0x0072),
1435 .driver_info = (unsigned long)&sitecom_info,
1436 }, {
1437 /* Samsung USB Ethernet Adapter */
1438 USB_DEVICE(0x04e8, 0xa100),
1439 .driver_info = (unsigned long)&samsung_info,
1441 { },
1443 MODULE_DEVICE_TABLE(usb, products);
1445 static struct usb_driver ax88179_178a_driver = {
1446 .name = "ax88179_178a",
1447 .id_table = products,
1448 .probe = usbnet_probe,
1449 .suspend = ax88179_suspend,
1450 .resume = ax88179_resume,
1451 .reset_resume = ax88179_resume,
1452 .disconnect = usbnet_disconnect,
1453 .supports_autosuspend = 1,
1454 .disable_hub_initiated_lpm = 1,
1457 module_usb_driver(ax88179_178a_driver);
1459 MODULE_DESCRIPTION("ASIX AX88179/178A based USB 3.0/2.0 Gigabit Ethernet Devices");
1460 MODULE_LICENSE("GPL");