2 * core.c - DesignWare USB3 DRD Controller Core file
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
22 #include <linux/module.h>
23 #include <linux/kernel.h>
24 #include <linux/slab.h>
25 #include <linux/spinlock.h>
26 #include <linux/platform_device.h>
27 #include <linux/pm_runtime.h>
28 #include <linux/interrupt.h>
29 #include <linux/ioport.h>
31 #include <linux/list.h>
32 #include <linux/delay.h>
33 #include <linux/dma-mapping.h>
36 #include <linux/usb/ch9.h>
37 #include <linux/usb/gadget.h>
38 #include <linux/usb/of.h>
39 #include <linux/usb/otg.h>
41 #include "platform_data.h"
48 /* -------------------------------------------------------------------------- */
50 void dwc3_set_mode(struct dwc3
*dwc
, u32 mode
)
54 reg
= dwc3_readl(dwc
->regs
, DWC3_GCTL
);
55 reg
&= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG
));
56 reg
|= DWC3_GCTL_PRTCAPDIR(mode
);
57 dwc3_writel(dwc
->regs
, DWC3_GCTL
, reg
);
61 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
62 * @dwc: pointer to our context structure
64 static void dwc3_core_soft_reset(struct dwc3
*dwc
)
68 /* Before Resetting PHY, put Core in Reset */
69 reg
= dwc3_readl(dwc
->regs
, DWC3_GCTL
);
70 reg
|= DWC3_GCTL_CORESOFTRESET
;
71 dwc3_writel(dwc
->regs
, DWC3_GCTL
, reg
);
73 /* Assert USB3 PHY reset */
74 reg
= dwc3_readl(dwc
->regs
, DWC3_GUSB3PIPECTL(0));
75 reg
|= DWC3_GUSB3PIPECTL_PHYSOFTRST
;
76 dwc3_writel(dwc
->regs
, DWC3_GUSB3PIPECTL(0), reg
);
78 /* Assert USB2 PHY reset */
79 reg
= dwc3_readl(dwc
->regs
, DWC3_GUSB2PHYCFG(0));
80 reg
|= DWC3_GUSB2PHYCFG_PHYSOFTRST
;
81 dwc3_writel(dwc
->regs
, DWC3_GUSB2PHYCFG(0), reg
);
83 usb_phy_init(dwc
->usb2_phy
);
84 usb_phy_init(dwc
->usb3_phy
);
87 /* Clear USB3 PHY reset */
88 reg
= dwc3_readl(dwc
->regs
, DWC3_GUSB3PIPECTL(0));
89 reg
&= ~DWC3_GUSB3PIPECTL_PHYSOFTRST
;
90 dwc3_writel(dwc
->regs
, DWC3_GUSB3PIPECTL(0), reg
);
92 /* Clear USB2 PHY reset */
93 reg
= dwc3_readl(dwc
->regs
, DWC3_GUSB2PHYCFG(0));
94 reg
&= ~DWC3_GUSB2PHYCFG_PHYSOFTRST
;
95 dwc3_writel(dwc
->regs
, DWC3_GUSB2PHYCFG(0), reg
);
99 /* After PHYs are stable we can take Core out of reset state */
100 reg
= dwc3_readl(dwc
->regs
, DWC3_GCTL
);
101 reg
&= ~DWC3_GCTL_CORESOFTRESET
;
102 dwc3_writel(dwc
->regs
, DWC3_GCTL
, reg
);
106 * dwc3_free_one_event_buffer - Frees one event buffer
107 * @dwc: Pointer to our controller context structure
108 * @evt: Pointer to event buffer to be freed
110 static void dwc3_free_one_event_buffer(struct dwc3
*dwc
,
111 struct dwc3_event_buffer
*evt
)
113 dma_free_coherent(dwc
->dev
, evt
->length
, evt
->buf
, evt
->dma
);
117 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
118 * @dwc: Pointer to our controller context structure
119 * @length: size of the event buffer
121 * Returns a pointer to the allocated event buffer structure on success
122 * otherwise ERR_PTR(errno).
124 static struct dwc3_event_buffer
*dwc3_alloc_one_event_buffer(struct dwc3
*dwc
,
127 struct dwc3_event_buffer
*evt
;
129 evt
= devm_kzalloc(dwc
->dev
, sizeof(*evt
), GFP_KERNEL
);
131 return ERR_PTR(-ENOMEM
);
134 evt
->length
= length
;
135 evt
->buf
= dma_alloc_coherent(dwc
->dev
, length
,
136 &evt
->dma
, GFP_KERNEL
);
138 return ERR_PTR(-ENOMEM
);
144 * dwc3_free_event_buffers - frees all allocated event buffers
145 * @dwc: Pointer to our controller context structure
147 static void dwc3_free_event_buffers(struct dwc3
*dwc
)
149 struct dwc3_event_buffer
*evt
;
152 for (i
= 0; i
< dwc
->num_event_buffers
; i
++) {
153 evt
= dwc
->ev_buffs
[i
];
155 dwc3_free_one_event_buffer(dwc
, evt
);
160 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
161 * @dwc: pointer to our controller context structure
162 * @length: size of event buffer
164 * Returns 0 on success otherwise negative errno. In the error case, dwc
165 * may contain some buffers allocated but not all which were requested.
167 static int dwc3_alloc_event_buffers(struct dwc3
*dwc
, unsigned length
)
172 num
= DWC3_NUM_INT(dwc
->hwparams
.hwparams1
);
173 dwc
->num_event_buffers
= num
;
175 dwc
->ev_buffs
= devm_kzalloc(dwc
->dev
, sizeof(*dwc
->ev_buffs
) * num
,
177 if (!dwc
->ev_buffs
) {
178 dev_err(dwc
->dev
, "can't allocate event buffers array\n");
182 for (i
= 0; i
< num
; i
++) {
183 struct dwc3_event_buffer
*evt
;
185 evt
= dwc3_alloc_one_event_buffer(dwc
, length
);
187 dev_err(dwc
->dev
, "can't allocate event buffer\n");
190 dwc
->ev_buffs
[i
] = evt
;
197 * dwc3_event_buffers_setup - setup our allocated event buffers
198 * @dwc: pointer to our controller context structure
200 * Returns 0 on success otherwise negative errno.
202 static int dwc3_event_buffers_setup(struct dwc3
*dwc
)
204 struct dwc3_event_buffer
*evt
;
207 for (n
= 0; n
< dwc
->num_event_buffers
; n
++) {
208 evt
= dwc
->ev_buffs
[n
];
209 dev_dbg(dwc
->dev
, "Event buf %p dma %08llx length %d\n",
210 evt
->buf
, (unsigned long long) evt
->dma
,
215 dwc3_writel(dwc
->regs
, DWC3_GEVNTADRLO(n
),
216 lower_32_bits(evt
->dma
));
217 dwc3_writel(dwc
->regs
, DWC3_GEVNTADRHI(n
),
218 upper_32_bits(evt
->dma
));
219 dwc3_writel(dwc
->regs
, DWC3_GEVNTSIZ(n
),
220 DWC3_GEVNTSIZ_SIZE(evt
->length
));
221 dwc3_writel(dwc
->regs
, DWC3_GEVNTCOUNT(n
), 0);
227 static void dwc3_event_buffers_cleanup(struct dwc3
*dwc
)
229 struct dwc3_event_buffer
*evt
;
232 for (n
= 0; n
< dwc
->num_event_buffers
; n
++) {
233 evt
= dwc
->ev_buffs
[n
];
237 dwc3_writel(dwc
->regs
, DWC3_GEVNTADRLO(n
), 0);
238 dwc3_writel(dwc
->regs
, DWC3_GEVNTADRHI(n
), 0);
239 dwc3_writel(dwc
->regs
, DWC3_GEVNTSIZ(n
), DWC3_GEVNTSIZ_INTMASK
240 | DWC3_GEVNTSIZ_SIZE(0));
241 dwc3_writel(dwc
->regs
, DWC3_GEVNTCOUNT(n
), 0);
245 static void dwc3_core_num_eps(struct dwc3
*dwc
)
247 struct dwc3_hwparams
*parms
= &dwc
->hwparams
;
249 dwc
->num_in_eps
= DWC3_NUM_IN_EPS(parms
);
250 dwc
->num_out_eps
= DWC3_NUM_EPS(parms
) - dwc
->num_in_eps
;
252 dev_vdbg(dwc
->dev
, "found %d IN and %d OUT endpoints\n",
253 dwc
->num_in_eps
, dwc
->num_out_eps
);
256 static void dwc3_cache_hwparams(struct dwc3
*dwc
)
258 struct dwc3_hwparams
*parms
= &dwc
->hwparams
;
260 parms
->hwparams0
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS0
);
261 parms
->hwparams1
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS1
);
262 parms
->hwparams2
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS2
);
263 parms
->hwparams3
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS3
);
264 parms
->hwparams4
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS4
);
265 parms
->hwparams5
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS5
);
266 parms
->hwparams6
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS6
);
267 parms
->hwparams7
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS7
);
268 parms
->hwparams8
= dwc3_readl(dwc
->regs
, DWC3_GHWPARAMS8
);
272 * dwc3_core_init - Low-level initialization of DWC3 Core
273 * @dwc: Pointer to our controller context structure
275 * Returns 0 on success otherwise negative errno.
277 static int dwc3_core_init(struct dwc3
*dwc
)
279 unsigned long timeout
;
283 reg
= dwc3_readl(dwc
->regs
, DWC3_GSNPSID
);
284 /* This should read as U3 followed by revision number */
285 if ((reg
& DWC3_GSNPSID_MASK
) != 0x55330000) {
286 dev_err(dwc
->dev
, "this is not a DesignWare USB3 DRD Core\n");
292 /* issue device SoftReset too */
293 timeout
= jiffies
+ msecs_to_jiffies(500);
294 dwc3_writel(dwc
->regs
, DWC3_DCTL
, DWC3_DCTL_CSFTRST
);
296 reg
= dwc3_readl(dwc
->regs
, DWC3_DCTL
);
297 if (!(reg
& DWC3_DCTL_CSFTRST
))
300 if (time_after(jiffies
, timeout
)) {
301 dev_err(dwc
->dev
, "Reset Timed Out\n");
309 dwc3_core_soft_reset(dwc
);
311 reg
= dwc3_readl(dwc
->regs
, DWC3_GCTL
);
312 reg
&= ~DWC3_GCTL_SCALEDOWN_MASK
;
313 reg
&= ~DWC3_GCTL_DISSCRAMBLE
;
315 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc
->hwparams
.hwparams1
)) {
316 case DWC3_GHWPARAMS1_EN_PWROPT_CLK
:
317 reg
&= ~DWC3_GCTL_DSBLCLKGTNG
;
320 dev_dbg(dwc
->dev
, "No power optimization available\n");
324 * WORKAROUND: DWC3 revisions <1.90a have a bug
325 * where the device can fail to connect at SuperSpeed
326 * and falls back to high-speed mode which causes
327 * the device to enter a Connect/Disconnect loop
329 if (dwc
->revision
< DWC3_REVISION_190A
)
330 reg
|= DWC3_GCTL_U2RSTECN
;
332 dwc3_core_num_eps(dwc
);
334 dwc3_writel(dwc
->regs
, DWC3_GCTL
, reg
);
342 static void dwc3_core_exit(struct dwc3
*dwc
)
344 usb_phy_shutdown(dwc
->usb2_phy
);
345 usb_phy_shutdown(dwc
->usb3_phy
);
348 #define DWC3_ALIGN_MASK (16 - 1)
350 static int dwc3_probe(struct platform_device
*pdev
)
352 struct device
*dev
= &pdev
->dev
;
353 struct dwc3_platform_data
*pdata
= dev_get_platdata(dev
);
354 struct device_node
*node
= dev
->of_node
;
355 struct resource
*res
;
363 mem
= devm_kzalloc(dev
, sizeof(*dwc
) + DWC3_ALIGN_MASK
, GFP_KERNEL
);
365 dev_err(dev
, "not enough memory\n");
368 dwc
= PTR_ALIGN(mem
, DWC3_ALIGN_MASK
+ 1);
371 res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
373 dev_err(dev
, "missing IRQ\n");
376 dwc
->xhci_resources
[1].start
= res
->start
;
377 dwc
->xhci_resources
[1].end
= res
->end
;
378 dwc
->xhci_resources
[1].flags
= res
->flags
;
379 dwc
->xhci_resources
[1].name
= res
->name
;
381 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
383 dev_err(dev
, "missing memory resource\n");
388 dwc
->maximum_speed
= of_usb_get_maximum_speed(node
);
390 dwc
->usb2_phy
= devm_usb_get_phy_by_phandle(dev
, "usb-phy", 0);
391 dwc
->usb3_phy
= devm_usb_get_phy_by_phandle(dev
, "usb-phy", 1);
393 dwc
->needs_fifo_resize
= of_property_read_bool(node
, "tx-fifo-resize");
394 dwc
->dr_mode
= of_usb_get_dr_mode(node
);
396 dwc
->maximum_speed
= pdata
->maximum_speed
;
398 dwc
->usb2_phy
= devm_usb_get_phy(dev
, USB_PHY_TYPE_USB2
);
399 dwc
->usb3_phy
= devm_usb_get_phy(dev
, USB_PHY_TYPE_USB3
);
401 dwc
->needs_fifo_resize
= pdata
->tx_fifo_resize
;
402 dwc
->dr_mode
= pdata
->dr_mode
;
404 dwc
->usb2_phy
= devm_usb_get_phy(dev
, USB_PHY_TYPE_USB2
);
405 dwc
->usb3_phy
= devm_usb_get_phy(dev
, USB_PHY_TYPE_USB3
);
408 /* default to superspeed if no maximum_speed passed */
409 if (dwc
->maximum_speed
== USB_SPEED_UNKNOWN
)
410 dwc
->maximum_speed
= USB_SPEED_SUPER
;
412 if (IS_ERR(dwc
->usb2_phy
)) {
413 ret
= PTR_ERR(dwc
->usb2_phy
);
416 * if -ENXIO is returned, it means PHY layer wasn't
417 * enabled, so it makes no sense to return -EPROBE_DEFER
418 * in that case, since no PHY driver will ever probe.
423 dev_err(dev
, "no usb2 phy configured\n");
424 return -EPROBE_DEFER
;
427 if (IS_ERR(dwc
->usb3_phy
)) {
428 ret
= PTR_ERR(dwc
->usb3_phy
);
431 * if -ENXIO is returned, it means PHY layer wasn't
432 * enabled, so it makes no sense to return -EPROBE_DEFER
433 * in that case, since no PHY driver will ever probe.
438 dev_err(dev
, "no usb3 phy configured\n");
439 return -EPROBE_DEFER
;
442 dwc
->xhci_resources
[0].start
= res
->start
;
443 dwc
->xhci_resources
[0].end
= dwc
->xhci_resources
[0].start
+
445 dwc
->xhci_resources
[0].flags
= res
->flags
;
446 dwc
->xhci_resources
[0].name
= res
->name
;
448 res
->start
+= DWC3_GLOBALS_REGS_START
;
451 * Request memory region but exclude xHCI regs,
452 * since it will be requested by the xhci-plat driver.
454 regs
= devm_ioremap_resource(dev
, res
);
456 return PTR_ERR(regs
);
458 usb_phy_set_suspend(dwc
->usb2_phy
, 0);
459 usb_phy_set_suspend(dwc
->usb3_phy
, 0);
461 spin_lock_init(&dwc
->lock
);
462 platform_set_drvdata(pdev
, dwc
);
465 dwc
->regs_size
= resource_size(res
);
468 dev
->dma_mask
= dev
->parent
->dma_mask
;
469 dev
->dma_parms
= dev
->parent
->dma_parms
;
470 dma_set_coherent_mask(dev
, dev
->parent
->coherent_dma_mask
);
472 pm_runtime_enable(dev
);
473 pm_runtime_get_sync(dev
);
474 pm_runtime_forbid(dev
);
476 dwc3_cache_hwparams(dwc
);
478 ret
= dwc3_alloc_event_buffers(dwc
, DWC3_EVENT_BUFFERS_SIZE
);
480 dev_err(dwc
->dev
, "failed to allocate event buffers\n");
485 ret
= dwc3_core_init(dwc
);
487 dev_err(dev
, "failed to initialize core\n");
491 ret
= dwc3_event_buffers_setup(dwc
);
493 dev_err(dwc
->dev
, "failed to setup event buffers\n");
497 if (IS_ENABLED(CONFIG_USB_DWC3_HOST
))
498 dwc
->dr_mode
= USB_DR_MODE_HOST
;
499 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET
))
500 dwc
->dr_mode
= USB_DR_MODE_PERIPHERAL
;
502 if (dwc
->dr_mode
== USB_DR_MODE_UNKNOWN
)
503 dwc
->dr_mode
= USB_DR_MODE_OTG
;
505 switch (dwc
->dr_mode
) {
506 case USB_DR_MODE_PERIPHERAL
:
507 dwc3_set_mode(dwc
, DWC3_GCTL_PRTCAP_DEVICE
);
508 ret
= dwc3_gadget_init(dwc
);
510 dev_err(dev
, "failed to initialize gadget\n");
514 case USB_DR_MODE_HOST
:
515 dwc3_set_mode(dwc
, DWC3_GCTL_PRTCAP_HOST
);
516 ret
= dwc3_host_init(dwc
);
518 dev_err(dev
, "failed to initialize host\n");
522 case USB_DR_MODE_OTG
:
523 dwc3_set_mode(dwc
, DWC3_GCTL_PRTCAP_OTG
);
524 ret
= dwc3_host_init(dwc
);
526 dev_err(dev
, "failed to initialize host\n");
530 ret
= dwc3_gadget_init(dwc
);
532 dev_err(dev
, "failed to initialize gadget\n");
537 dev_err(dev
, "Unsupported mode of operation %d\n", dwc
->dr_mode
);
541 ret
= dwc3_debugfs_init(dwc
);
543 dev_err(dev
, "failed to initialize debugfs\n");
547 pm_runtime_allow(dev
);
552 switch (dwc
->dr_mode
) {
553 case USB_DR_MODE_PERIPHERAL
:
554 dwc3_gadget_exit(dwc
);
556 case USB_DR_MODE_HOST
:
559 case USB_DR_MODE_OTG
:
561 dwc3_gadget_exit(dwc
);
569 dwc3_event_buffers_cleanup(dwc
);
575 dwc3_free_event_buffers(dwc
);
580 static int dwc3_remove(struct platform_device
*pdev
)
582 struct dwc3
*dwc
= platform_get_drvdata(pdev
);
584 dwc3_debugfs_exit(dwc
);
586 switch (dwc
->dr_mode
) {
587 case USB_DR_MODE_PERIPHERAL
:
588 dwc3_gadget_exit(dwc
);
590 case USB_DR_MODE_HOST
:
593 case USB_DR_MODE_OTG
:
595 dwc3_gadget_exit(dwc
);
602 dwc3_event_buffers_cleanup(dwc
);
603 dwc3_free_event_buffers(dwc
);
605 usb_phy_set_suspend(dwc
->usb2_phy
, 1);
606 usb_phy_set_suspend(dwc
->usb3_phy
, 1);
610 pm_runtime_put_sync(&pdev
->dev
);
611 pm_runtime_disable(&pdev
->dev
);
616 #ifdef CONFIG_PM_SLEEP
617 static int dwc3_prepare(struct device
*dev
)
619 struct dwc3
*dwc
= dev_get_drvdata(dev
);
622 spin_lock_irqsave(&dwc
->lock
, flags
);
624 switch (dwc
->dr_mode
) {
625 case USB_DR_MODE_PERIPHERAL
:
626 case USB_DR_MODE_OTG
:
627 dwc3_gadget_prepare(dwc
);
629 case USB_DR_MODE_HOST
:
631 dwc3_event_buffers_cleanup(dwc
);
635 spin_unlock_irqrestore(&dwc
->lock
, flags
);
640 static void dwc3_complete(struct device
*dev
)
642 struct dwc3
*dwc
= dev_get_drvdata(dev
);
645 spin_lock_irqsave(&dwc
->lock
, flags
);
647 switch (dwc
->dr_mode
) {
648 case USB_DR_MODE_PERIPHERAL
:
649 case USB_DR_MODE_OTG
:
650 dwc3_gadget_complete(dwc
);
652 case USB_DR_MODE_HOST
:
654 dwc3_event_buffers_setup(dwc
);
658 spin_unlock_irqrestore(&dwc
->lock
, flags
);
661 static int dwc3_suspend(struct device
*dev
)
663 struct dwc3
*dwc
= dev_get_drvdata(dev
);
666 spin_lock_irqsave(&dwc
->lock
, flags
);
668 switch (dwc
->dr_mode
) {
669 case USB_DR_MODE_PERIPHERAL
:
670 case USB_DR_MODE_OTG
:
671 dwc3_gadget_suspend(dwc
);
673 case USB_DR_MODE_HOST
:
679 dwc
->gctl
= dwc3_readl(dwc
->regs
, DWC3_GCTL
);
680 spin_unlock_irqrestore(&dwc
->lock
, flags
);
682 usb_phy_shutdown(dwc
->usb3_phy
);
683 usb_phy_shutdown(dwc
->usb2_phy
);
688 static int dwc3_resume(struct device
*dev
)
690 struct dwc3
*dwc
= dev_get_drvdata(dev
);
693 usb_phy_init(dwc
->usb3_phy
);
694 usb_phy_init(dwc
->usb2_phy
);
697 spin_lock_irqsave(&dwc
->lock
, flags
);
699 dwc3_writel(dwc
->regs
, DWC3_GCTL
, dwc
->gctl
);
701 switch (dwc
->dr_mode
) {
702 case USB_DR_MODE_PERIPHERAL
:
703 case USB_DR_MODE_OTG
:
704 dwc3_gadget_resume(dwc
);
706 case USB_DR_MODE_HOST
:
712 spin_unlock_irqrestore(&dwc
->lock
, flags
);
714 pm_runtime_disable(dev
);
715 pm_runtime_set_active(dev
);
716 pm_runtime_enable(dev
);
721 static const struct dev_pm_ops dwc3_dev_pm_ops
= {
722 .prepare
= dwc3_prepare
,
723 .complete
= dwc3_complete
,
725 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend
, dwc3_resume
)
728 #define DWC3_PM_OPS &(dwc3_dev_pm_ops)
730 #define DWC3_PM_OPS NULL
734 static const struct of_device_id of_dwc3_match
[] = {
736 .compatible
= "snps,dwc3"
739 .compatible
= "synopsys,dwc3"
743 MODULE_DEVICE_TABLE(of
, of_dwc3_match
);
746 static struct platform_driver dwc3_driver
= {
748 .remove
= dwc3_remove
,
751 .of_match_table
= of_match_ptr(of_dwc3_match
),
756 module_platform_driver(dwc3_driver
);
758 MODULE_ALIAS("platform:dwc3");
759 MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
760 MODULE_LICENSE("GPL v2");
761 MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");