mfd: wm8350-i2c: Make sure the i2c regmap functions are compiled
[linux/fpc-iii.git] / drivers / usb / dwc3 / ep0.c
blobfb78796b0c2681c8ad9cb4bf8aed1817b765008f
1 /**
2 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
19 #include <linux/kernel.h>
20 #include <linux/slab.h>
21 #include <linux/spinlock.h>
22 #include <linux/platform_device.h>
23 #include <linux/pm_runtime.h>
24 #include <linux/interrupt.h>
25 #include <linux/io.h>
26 #include <linux/list.h>
27 #include <linux/dma-mapping.h>
29 #include <linux/usb/ch9.h>
30 #include <linux/usb/gadget.h>
31 #include <linux/usb/composite.h>
33 #include "core.h"
34 #include "gadget.h"
35 #include "io.h"
37 static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
38 static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
39 struct dwc3_ep *dep, struct dwc3_request *req);
41 static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
43 switch (state) {
44 case EP0_UNCONNECTED:
45 return "Unconnected";
46 case EP0_SETUP_PHASE:
47 return "Setup Phase";
48 case EP0_DATA_PHASE:
49 return "Data Phase";
50 case EP0_STATUS_PHASE:
51 return "Status Phase";
52 default:
53 return "UNKNOWN";
57 static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
58 u32 len, u32 type)
60 struct dwc3_gadget_ep_cmd_params params;
61 struct dwc3_trb *trb;
62 struct dwc3_ep *dep;
64 int ret;
66 dep = dwc->eps[epnum];
67 if (dep->flags & DWC3_EP_BUSY) {
68 dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
69 return 0;
72 trb = dwc->ep0_trb;
74 trb->bpl = lower_32_bits(buf_dma);
75 trb->bph = upper_32_bits(buf_dma);
76 trb->size = len;
77 trb->ctrl = type;
79 trb->ctrl |= (DWC3_TRB_CTRL_HWO
80 | DWC3_TRB_CTRL_LST
81 | DWC3_TRB_CTRL_IOC
82 | DWC3_TRB_CTRL_ISP_IMI);
84 memset(&params, 0, sizeof(params));
85 params.param0 = upper_32_bits(dwc->ep0_trb_addr);
86 params.param1 = lower_32_bits(dwc->ep0_trb_addr);
88 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
89 DWC3_DEPCMD_STARTTRANSFER, &params);
90 if (ret < 0) {
91 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
92 return ret;
95 dep->flags |= DWC3_EP_BUSY;
96 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
97 dep->number);
99 dwc->ep0_next_event = DWC3_EP0_COMPLETE;
101 return 0;
104 static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
105 struct dwc3_request *req)
107 struct dwc3 *dwc = dep->dwc;
109 req->request.actual = 0;
110 req->request.status = -EINPROGRESS;
111 req->epnum = dep->number;
113 list_add_tail(&req->list, &dep->request_list);
116 * Gadget driver might not be quick enough to queue a request
117 * before we get a Transfer Not Ready event on this endpoint.
119 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
120 * flag is set, it's telling us that as soon as Gadget queues the
121 * required request, we should kick the transfer here because the
122 * IRQ we were waiting for is long gone.
124 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
125 unsigned direction;
127 direction = !!(dep->flags & DWC3_EP0_DIR_IN);
129 if (dwc->ep0state != EP0_DATA_PHASE) {
130 dev_WARN(dwc->dev, "Unexpected pending request\n");
131 return 0;
134 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
136 dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
137 DWC3_EP0_DIR_IN);
139 return 0;
143 * In case gadget driver asked us to delay the STATUS phase,
144 * handle it here.
146 if (dwc->delayed_status) {
147 unsigned direction;
149 direction = !dwc->ep0_expect_in;
150 dwc->delayed_status = false;
151 usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
153 if (dwc->ep0state == EP0_STATUS_PHASE)
154 __dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
155 else
156 dev_dbg(dwc->dev, "too early for delayed status\n");
158 return 0;
162 * Unfortunately we have uncovered a limitation wrt the Data Phase.
164 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
165 * come before issueing Start Transfer command, but if we do, we will
166 * miss situations where the host starts another SETUP phase instead of
167 * the DATA phase. Such cases happen at least on TD.7.6 of the Link
168 * Layer Compliance Suite.
170 * The problem surfaces due to the fact that in case of back-to-back
171 * SETUP packets there will be no XferNotReady(DATA) generated and we
172 * will be stuck waiting for XferNotReady(DATA) forever.
174 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
175 * it tells us to start Data Phase right away. It also mentions that if
176 * we receive a SETUP phase instead of the DATA phase, core will issue
177 * XferComplete for the DATA phase, before actually initiating it in
178 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
179 * can only be used to print some debugging logs, as the core expects
180 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
181 * just so it completes right away, without transferring anything and,
182 * only then, we can go back to the SETUP phase.
184 * Because of this scenario, SNPS decided to change the programming
185 * model of control transfers and support on-demand transfers only for
186 * the STATUS phase. To fix the issue we have now, we will always wait
187 * for gadget driver to queue the DATA phase's struct usb_request, then
188 * start it right away.
190 * If we're actually in a 2-stage transfer, we will wait for
191 * XferNotReady(STATUS).
193 if (dwc->three_stage_setup) {
194 unsigned direction;
196 direction = dwc->ep0_expect_in;
197 dwc->ep0state = EP0_DATA_PHASE;
199 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
201 dep->flags &= ~DWC3_EP0_DIR_IN;
204 return 0;
207 int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
208 gfp_t gfp_flags)
210 struct dwc3_request *req = to_dwc3_request(request);
211 struct dwc3_ep *dep = to_dwc3_ep(ep);
212 struct dwc3 *dwc = dep->dwc;
214 unsigned long flags;
216 int ret;
218 spin_lock_irqsave(&dwc->lock, flags);
219 if (!dep->endpoint.desc) {
220 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
221 request, dep->name);
222 ret = -ESHUTDOWN;
223 goto out;
226 /* we share one TRB for ep0/1 */
227 if (!list_empty(&dep->request_list)) {
228 ret = -EBUSY;
229 goto out;
232 dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
233 request, dep->name, request->length,
234 dwc3_ep0_state_string(dwc->ep0state));
236 ret = __dwc3_gadget_ep0_queue(dep, req);
238 out:
239 spin_unlock_irqrestore(&dwc->lock, flags);
241 return ret;
244 static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
246 struct dwc3_ep *dep;
248 /* reinitialize physical ep1 */
249 dep = dwc->eps[1];
250 dep->flags = DWC3_EP_ENABLED;
252 /* stall is always issued on EP0 */
253 dep = dwc->eps[0];
254 __dwc3_gadget_ep_set_halt(dep, 1, false);
255 dep->flags = DWC3_EP_ENABLED;
256 dwc->delayed_status = false;
258 if (!list_empty(&dep->request_list)) {
259 struct dwc3_request *req;
261 req = next_request(&dep->request_list);
262 dwc3_gadget_giveback(dep, req, -ECONNRESET);
265 dwc->ep0state = EP0_SETUP_PHASE;
266 dwc3_ep0_out_start(dwc);
269 int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
271 struct dwc3_ep *dep = to_dwc3_ep(ep);
272 struct dwc3 *dwc = dep->dwc;
274 dwc3_ep0_stall_and_restart(dwc);
276 return 0;
279 void dwc3_ep0_out_start(struct dwc3 *dwc)
281 int ret;
283 ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
284 DWC3_TRBCTL_CONTROL_SETUP);
285 WARN_ON(ret < 0);
288 static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
290 struct dwc3_ep *dep;
291 u32 windex = le16_to_cpu(wIndex_le);
292 u32 epnum;
294 epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
295 if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
296 epnum |= 1;
298 dep = dwc->eps[epnum];
299 if (dep->flags & DWC3_EP_ENABLED)
300 return dep;
302 return NULL;
305 static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
309 * ch 9.4.5
311 static int dwc3_ep0_handle_status(struct dwc3 *dwc,
312 struct usb_ctrlrequest *ctrl)
314 struct dwc3_ep *dep;
315 u32 recip;
316 u32 reg;
317 u16 usb_status = 0;
318 __le16 *response_pkt;
320 recip = ctrl->bRequestType & USB_RECIP_MASK;
321 switch (recip) {
322 case USB_RECIP_DEVICE:
324 * LTM will be set once we know how to set this in HW.
326 usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
328 if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
329 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
330 if (reg & DWC3_DCTL_INITU1ENA)
331 usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
332 if (reg & DWC3_DCTL_INITU2ENA)
333 usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
336 break;
338 case USB_RECIP_INTERFACE:
340 * Function Remote Wake Capable D0
341 * Function Remote Wakeup D1
343 break;
345 case USB_RECIP_ENDPOINT:
346 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
347 if (!dep)
348 return -EINVAL;
350 if (dep->flags & DWC3_EP_STALL)
351 usb_status = 1 << USB_ENDPOINT_HALT;
352 break;
353 default:
354 return -EINVAL;
357 response_pkt = (__le16 *) dwc->setup_buf;
358 *response_pkt = cpu_to_le16(usb_status);
360 dep = dwc->eps[0];
361 dwc->ep0_usb_req.dep = dep;
362 dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
363 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
364 dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
366 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
369 static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
370 struct usb_ctrlrequest *ctrl, int set)
372 struct dwc3_ep *dep;
373 u32 recip;
374 u32 wValue;
375 u32 wIndex;
376 u32 reg;
377 int ret;
378 enum usb_device_state state;
380 wValue = le16_to_cpu(ctrl->wValue);
381 wIndex = le16_to_cpu(ctrl->wIndex);
382 recip = ctrl->bRequestType & USB_RECIP_MASK;
383 state = dwc->gadget.state;
385 switch (recip) {
386 case USB_RECIP_DEVICE:
388 switch (wValue) {
389 case USB_DEVICE_REMOTE_WAKEUP:
390 break;
392 * 9.4.1 says only only for SS, in AddressState only for
393 * default control pipe
395 case USB_DEVICE_U1_ENABLE:
396 if (state != USB_STATE_CONFIGURED)
397 return -EINVAL;
398 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
399 return -EINVAL;
401 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
402 if (set)
403 reg |= DWC3_DCTL_INITU1ENA;
404 else
405 reg &= ~DWC3_DCTL_INITU1ENA;
406 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
407 break;
409 case USB_DEVICE_U2_ENABLE:
410 if (state != USB_STATE_CONFIGURED)
411 return -EINVAL;
412 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
413 return -EINVAL;
415 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
416 if (set)
417 reg |= DWC3_DCTL_INITU2ENA;
418 else
419 reg &= ~DWC3_DCTL_INITU2ENA;
420 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
421 break;
423 case USB_DEVICE_LTM_ENABLE:
424 return -EINVAL;
425 break;
427 case USB_DEVICE_TEST_MODE:
428 if ((wIndex & 0xff) != 0)
429 return -EINVAL;
430 if (!set)
431 return -EINVAL;
433 dwc->test_mode_nr = wIndex >> 8;
434 dwc->test_mode = true;
435 break;
436 default:
437 return -EINVAL;
439 break;
441 case USB_RECIP_INTERFACE:
442 switch (wValue) {
443 case USB_INTRF_FUNC_SUSPEND:
444 if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
445 /* XXX enable Low power suspend */
447 if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
448 /* XXX enable remote wakeup */
450 break;
451 default:
452 return -EINVAL;
454 break;
456 case USB_RECIP_ENDPOINT:
457 switch (wValue) {
458 case USB_ENDPOINT_HALT:
459 dep = dwc3_wIndex_to_dep(dwc, wIndex);
460 if (!dep)
461 return -EINVAL;
462 if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
463 break;
464 ret = __dwc3_gadget_ep_set_halt(dep, set, true);
465 if (ret)
466 return -EINVAL;
467 break;
468 default:
469 return -EINVAL;
471 break;
473 default:
474 return -EINVAL;
477 return 0;
480 static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
482 enum usb_device_state state = dwc->gadget.state;
483 u32 addr;
484 u32 reg;
486 addr = le16_to_cpu(ctrl->wValue);
487 if (addr > 127) {
488 dev_dbg(dwc->dev, "invalid device address %d\n", addr);
489 return -EINVAL;
492 if (state == USB_STATE_CONFIGURED) {
493 dev_dbg(dwc->dev, "trying to set address when configured\n");
494 return -EINVAL;
497 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
498 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
499 reg |= DWC3_DCFG_DEVADDR(addr);
500 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
502 if (addr)
503 usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
504 else
505 usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
507 return 0;
510 static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
512 int ret;
514 spin_unlock(&dwc->lock);
515 ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
516 spin_lock(&dwc->lock);
517 return ret;
520 static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
522 enum usb_device_state state = dwc->gadget.state;
523 u32 cfg;
524 int ret;
525 u32 reg;
527 dwc->start_config_issued = false;
528 cfg = le16_to_cpu(ctrl->wValue);
530 switch (state) {
531 case USB_STATE_DEFAULT:
532 return -EINVAL;
533 break;
535 case USB_STATE_ADDRESS:
536 ret = dwc3_ep0_delegate_req(dwc, ctrl);
537 /* if the cfg matches and the cfg is non zero */
538 if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
541 * only change state if set_config has already
542 * been processed. If gadget driver returns
543 * USB_GADGET_DELAYED_STATUS, we will wait
544 * to change the state on the next usb_ep_queue()
546 if (ret == 0)
547 usb_gadget_set_state(&dwc->gadget,
548 USB_STATE_CONFIGURED);
551 * Enable transition to U1/U2 state when
552 * nothing is pending from application.
554 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
555 reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
556 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
558 dwc->resize_fifos = true;
559 dev_dbg(dwc->dev, "resize fifos flag SET\n");
561 break;
563 case USB_STATE_CONFIGURED:
564 ret = dwc3_ep0_delegate_req(dwc, ctrl);
565 if (!cfg && !ret)
566 usb_gadget_set_state(&dwc->gadget,
567 USB_STATE_ADDRESS);
568 break;
569 default:
570 ret = -EINVAL;
572 return ret;
575 static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
577 struct dwc3_ep *dep = to_dwc3_ep(ep);
578 struct dwc3 *dwc = dep->dwc;
580 u32 param = 0;
581 u32 reg;
583 struct timing {
584 u8 u1sel;
585 u8 u1pel;
586 u16 u2sel;
587 u16 u2pel;
588 } __packed timing;
590 int ret;
592 memcpy(&timing, req->buf, sizeof(timing));
594 dwc->u1sel = timing.u1sel;
595 dwc->u1pel = timing.u1pel;
596 dwc->u2sel = le16_to_cpu(timing.u2sel);
597 dwc->u2pel = le16_to_cpu(timing.u2pel);
599 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
600 if (reg & DWC3_DCTL_INITU2ENA)
601 param = dwc->u2pel;
602 if (reg & DWC3_DCTL_INITU1ENA)
603 param = dwc->u1pel;
606 * According to Synopsys Databook, if parameter is
607 * greater than 125, a value of zero should be
608 * programmed in the register.
610 if (param > 125)
611 param = 0;
613 /* now that we have the time, issue DGCMD Set Sel */
614 ret = dwc3_send_gadget_generic_command(dwc,
615 DWC3_DGCMD_SET_PERIODIC_PAR, param);
616 WARN_ON(ret < 0);
619 static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
621 struct dwc3_ep *dep;
622 enum usb_device_state state = dwc->gadget.state;
623 u16 wLength;
624 u16 wValue;
626 if (state == USB_STATE_DEFAULT)
627 return -EINVAL;
629 wValue = le16_to_cpu(ctrl->wValue);
630 wLength = le16_to_cpu(ctrl->wLength);
632 if (wLength != 6) {
633 dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
634 wLength);
635 return -EINVAL;
639 * To handle Set SEL we need to receive 6 bytes from Host. So let's
640 * queue a usb_request for 6 bytes.
642 * Remember, though, this controller can't handle non-wMaxPacketSize
643 * aligned transfers on the OUT direction, so we queue a request for
644 * wMaxPacketSize instead.
646 dep = dwc->eps[0];
647 dwc->ep0_usb_req.dep = dep;
648 dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
649 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
650 dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
652 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
655 static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
657 u16 wLength;
658 u16 wValue;
659 u16 wIndex;
661 wValue = le16_to_cpu(ctrl->wValue);
662 wLength = le16_to_cpu(ctrl->wLength);
663 wIndex = le16_to_cpu(ctrl->wIndex);
665 if (wIndex || wLength)
666 return -EINVAL;
669 * REVISIT It's unclear from Databook what to do with this
670 * value. For now, just cache it.
672 dwc->isoch_delay = wValue;
674 return 0;
677 static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
679 int ret;
681 switch (ctrl->bRequest) {
682 case USB_REQ_GET_STATUS:
683 dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
684 ret = dwc3_ep0_handle_status(dwc, ctrl);
685 break;
686 case USB_REQ_CLEAR_FEATURE:
687 dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
688 ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
689 break;
690 case USB_REQ_SET_FEATURE:
691 dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
692 ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
693 break;
694 case USB_REQ_SET_ADDRESS:
695 dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
696 ret = dwc3_ep0_set_address(dwc, ctrl);
697 break;
698 case USB_REQ_SET_CONFIGURATION:
699 dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
700 ret = dwc3_ep0_set_config(dwc, ctrl);
701 break;
702 case USB_REQ_SET_SEL:
703 dev_vdbg(dwc->dev, "USB_REQ_SET_SEL\n");
704 ret = dwc3_ep0_set_sel(dwc, ctrl);
705 break;
706 case USB_REQ_SET_ISOCH_DELAY:
707 dev_vdbg(dwc->dev, "USB_REQ_SET_ISOCH_DELAY\n");
708 ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
709 break;
710 case USB_REQ_SET_INTERFACE:
711 dev_vdbg(dwc->dev, "USB_REQ_SET_INTERFACE\n");
712 dwc->start_config_issued = false;
713 /* Fall through */
714 default:
715 dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
716 ret = dwc3_ep0_delegate_req(dwc, ctrl);
717 break;
720 return ret;
723 static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
724 const struct dwc3_event_depevt *event)
726 struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
727 int ret = -EINVAL;
728 u32 len;
730 if (!dwc->gadget_driver)
731 goto out;
733 len = le16_to_cpu(ctrl->wLength);
734 if (!len) {
735 dwc->three_stage_setup = false;
736 dwc->ep0_expect_in = false;
737 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
738 } else {
739 dwc->three_stage_setup = true;
740 dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
741 dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
744 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
745 ret = dwc3_ep0_std_request(dwc, ctrl);
746 else
747 ret = dwc3_ep0_delegate_req(dwc, ctrl);
749 if (ret == USB_GADGET_DELAYED_STATUS)
750 dwc->delayed_status = true;
752 out:
753 if (ret < 0)
754 dwc3_ep0_stall_and_restart(dwc);
757 static void dwc3_ep0_complete_data(struct dwc3 *dwc,
758 const struct dwc3_event_depevt *event)
760 struct dwc3_request *r = NULL;
761 struct usb_request *ur;
762 struct dwc3_trb *trb;
763 struct dwc3_ep *ep0;
764 u32 transferred;
765 u32 status;
766 u32 length;
767 u8 epnum;
769 epnum = event->endpoint_number;
770 ep0 = dwc->eps[0];
772 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
774 r = next_request(&ep0->request_list);
775 ur = &r->request;
777 trb = dwc->ep0_trb;
779 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
780 if (status == DWC3_TRBSTS_SETUP_PENDING) {
781 dev_dbg(dwc->dev, "Setup Pending received\n");
783 if (r)
784 dwc3_gadget_giveback(ep0, r, -ECONNRESET);
786 return;
789 length = trb->size & DWC3_TRB_SIZE_MASK;
791 if (dwc->ep0_bounced) {
792 unsigned transfer_size = ur->length;
793 unsigned maxp = ep0->endpoint.maxpacket;
795 transfer_size += (maxp - (transfer_size % maxp));
797 /* Maximum of DWC3_EP0_BOUNCE_SIZE can only be received */
798 if (transfer_size > DWC3_EP0_BOUNCE_SIZE)
799 transfer_size = DWC3_EP0_BOUNCE_SIZE;
801 transferred = min_t(u32, ur->length,
802 transfer_size - length);
803 memcpy(ur->buf, dwc->ep0_bounce, transferred);
804 } else {
805 transferred = ur->length - length;
808 ur->actual += transferred;
810 if ((epnum & 1) && ur->actual < ur->length) {
811 /* for some reason we did not get everything out */
813 dwc3_ep0_stall_and_restart(dwc);
814 } else {
816 * handle the case where we have to send a zero packet. This
817 * seems to be case when req.length > maxpacket. Could it be?
819 if (r)
820 dwc3_gadget_giveback(ep0, r, 0);
824 static void dwc3_ep0_complete_status(struct dwc3 *dwc,
825 const struct dwc3_event_depevt *event)
827 struct dwc3_request *r;
828 struct dwc3_ep *dep;
829 struct dwc3_trb *trb;
830 u32 status;
832 dep = dwc->eps[0];
833 trb = dwc->ep0_trb;
835 if (!list_empty(&dep->request_list)) {
836 r = next_request(&dep->request_list);
838 dwc3_gadget_giveback(dep, r, 0);
841 if (dwc->test_mode) {
842 int ret;
844 ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
845 if (ret < 0) {
846 dev_dbg(dwc->dev, "Invalid Test #%d\n",
847 dwc->test_mode_nr);
848 dwc3_ep0_stall_and_restart(dwc);
849 return;
853 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
854 if (status == DWC3_TRBSTS_SETUP_PENDING)
855 dev_dbg(dwc->dev, "Setup Pending received\n");
857 dwc->ep0state = EP0_SETUP_PHASE;
858 dwc3_ep0_out_start(dwc);
861 static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
862 const struct dwc3_event_depevt *event)
864 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
866 dep->flags &= ~DWC3_EP_BUSY;
867 dep->resource_index = 0;
868 dwc->setup_packet_pending = false;
870 switch (dwc->ep0state) {
871 case EP0_SETUP_PHASE:
872 dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
873 dwc3_ep0_inspect_setup(dwc, event);
874 break;
876 case EP0_DATA_PHASE:
877 dev_vdbg(dwc->dev, "Data Phase\n");
878 dwc3_ep0_complete_data(dwc, event);
879 break;
881 case EP0_STATUS_PHASE:
882 dev_vdbg(dwc->dev, "Status Phase\n");
883 dwc3_ep0_complete_status(dwc, event);
884 break;
885 default:
886 WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
890 static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
891 struct dwc3_ep *dep, struct dwc3_request *req)
893 int ret;
895 req->direction = !!dep->number;
897 if (req->request.length == 0) {
898 ret = dwc3_ep0_start_trans(dwc, dep->number,
899 dwc->ctrl_req_addr, 0,
900 DWC3_TRBCTL_CONTROL_DATA);
901 } else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
902 && (dep->number == 0)) {
903 u32 transfer_size;
904 u32 maxpacket;
906 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
907 dep->number);
908 if (ret) {
909 dev_dbg(dwc->dev, "failed to map request\n");
910 return;
913 maxpacket = dep->endpoint.maxpacket;
914 transfer_size = roundup(req->request.length, maxpacket);
916 if (transfer_size > DWC3_EP0_BOUNCE_SIZE) {
917 dev_WARN(dwc->dev, "bounce buf can't handle req len\n");
918 transfer_size = DWC3_EP0_BOUNCE_SIZE;
921 dwc->ep0_bounced = true;
924 * REVISIT in case request length is bigger than
925 * DWC3_EP0_BOUNCE_SIZE we will need two chained
926 * TRBs to handle the transfer.
928 ret = dwc3_ep0_start_trans(dwc, dep->number,
929 dwc->ep0_bounce_addr, transfer_size,
930 DWC3_TRBCTL_CONTROL_DATA);
931 } else {
932 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
933 dep->number);
934 if (ret) {
935 dev_dbg(dwc->dev, "failed to map request\n");
936 return;
939 ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
940 req->request.length, DWC3_TRBCTL_CONTROL_DATA);
943 WARN_ON(ret < 0);
946 static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
948 struct dwc3 *dwc = dep->dwc;
949 u32 type;
951 type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
952 : DWC3_TRBCTL_CONTROL_STATUS2;
954 return dwc3_ep0_start_trans(dwc, dep->number,
955 dwc->ctrl_req_addr, 0, type);
958 static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
960 if (dwc->resize_fifos) {
961 dev_dbg(dwc->dev, "starting to resize fifos\n");
962 dwc3_gadget_resize_tx_fifos(dwc);
963 dwc->resize_fifos = 0;
966 WARN_ON(dwc3_ep0_start_control_status(dep));
969 static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
970 const struct dwc3_event_depevt *event)
972 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
974 __dwc3_ep0_do_control_status(dwc, dep);
977 static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
979 struct dwc3_gadget_ep_cmd_params params;
980 u32 cmd;
981 int ret;
983 if (!dep->resource_index)
984 return;
986 cmd = DWC3_DEPCMD_ENDTRANSFER;
987 cmd |= DWC3_DEPCMD_CMDIOC;
988 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
989 memset(&params, 0, sizeof(params));
990 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
991 WARN_ON_ONCE(ret);
992 dep->resource_index = 0;
995 static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
996 const struct dwc3_event_depevt *event)
998 dwc->setup_packet_pending = true;
1000 switch (event->status) {
1001 case DEPEVT_STATUS_CONTROL_DATA:
1002 dev_vdbg(dwc->dev, "Control Data\n");
1005 * We already have a DATA transfer in the controller's cache,
1006 * if we receive a XferNotReady(DATA) we will ignore it, unless
1007 * it's for the wrong direction.
1009 * In that case, we must issue END_TRANSFER command to the Data
1010 * Phase we already have started and issue SetStall on the
1011 * control endpoint.
1013 if (dwc->ep0_expect_in != event->endpoint_number) {
1014 struct dwc3_ep *dep = dwc->eps[dwc->ep0_expect_in];
1016 dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
1017 dwc3_ep0_end_control_data(dwc, dep);
1018 dwc3_ep0_stall_and_restart(dwc);
1019 return;
1022 break;
1024 case DEPEVT_STATUS_CONTROL_STATUS:
1025 if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
1026 return;
1028 dev_vdbg(dwc->dev, "Control Status\n");
1030 dwc->ep0state = EP0_STATUS_PHASE;
1032 if (dwc->delayed_status) {
1033 WARN_ON_ONCE(event->endpoint_number != 1);
1034 dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
1035 return;
1038 dwc3_ep0_do_control_status(dwc, event);
1042 void dwc3_ep0_interrupt(struct dwc3 *dwc,
1043 const struct dwc3_event_depevt *event)
1045 u8 epnum = event->endpoint_number;
1047 dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
1048 dwc3_ep_event_string(event->endpoint_event),
1049 epnum >> 1, (epnum & 1) ? "in" : "out",
1050 dwc3_ep0_state_string(dwc->ep0state));
1052 switch (event->endpoint_event) {
1053 case DWC3_DEPEVT_XFERCOMPLETE:
1054 dwc3_ep0_xfer_complete(dwc, event);
1055 break;
1057 case DWC3_DEPEVT_XFERNOTREADY:
1058 dwc3_ep0_xfernotready(dwc, event);
1059 break;
1061 case DWC3_DEPEVT_XFERINPROGRESS:
1062 case DWC3_DEPEVT_RXTXFIFOEVT:
1063 case DWC3_DEPEVT_STREAMEVT:
1064 case DWC3_DEPEVT_EPCMDCMPLT:
1065 break;