mfd: wm8350-i2c: Make sure the i2c regmap functions are compiled
[linux/fpc-iii.git] / drivers / usb / host / pci-quirks.c
bloba47ff42e620add5c30aab972827d32d596303ee9
1 /*
2 * This file contains code to reset and initialize USB host controllers.
3 * Some of it includes work-arounds for PCI hardware and BIOS quirks.
4 * It may need to run early during booting -- before USB would normally
5 * initialize -- to ensure that Linux doesn't use any legacy modes.
7 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
8 * (and others)
9 */
11 #include <linux/types.h>
12 #include <linux/kconfig.h>
13 #include <linux/kernel.h>
14 #include <linux/pci.h>
15 #include <linux/init.h>
16 #include <linux/delay.h>
17 #include <linux/export.h>
18 #include <linux/acpi.h>
19 #include <linux/dmi.h>
20 #include "pci-quirks.h"
21 #include "xhci-ext-caps.h"
24 #define UHCI_USBLEGSUP 0xc0 /* legacy support */
25 #define UHCI_USBCMD 0 /* command register */
26 #define UHCI_USBINTR 4 /* interrupt register */
27 #define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
28 #define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
29 #define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */
30 #define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */
31 #define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */
32 #define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */
33 #define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */
35 #define OHCI_CONTROL 0x04
36 #define OHCI_CMDSTATUS 0x08
37 #define OHCI_INTRSTATUS 0x0c
38 #define OHCI_INTRENABLE 0x10
39 #define OHCI_INTRDISABLE 0x14
40 #define OHCI_FMINTERVAL 0x34
41 #define OHCI_HCFS (3 << 6) /* hc functional state */
42 #define OHCI_HCR (1 << 0) /* host controller reset */
43 #define OHCI_OCR (1 << 3) /* ownership change request */
44 #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
45 #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
46 #define OHCI_INTR_OC (1 << 30) /* ownership change */
48 #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
49 #define EHCI_USBCMD 0 /* command register */
50 #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
51 #define EHCI_USBSTS 4 /* status register */
52 #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
53 #define EHCI_USBINTR 8 /* interrupt register */
54 #define EHCI_CONFIGFLAG 0x40 /* configured flag register */
55 #define EHCI_USBLEGSUP 0 /* legacy support register */
56 #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
57 #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
58 #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
59 #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
61 /* AMD quirk use */
62 #define AB_REG_BAR_LOW 0xe0
63 #define AB_REG_BAR_HIGH 0xe1
64 #define AB_REG_BAR_SB700 0xf0
65 #define AB_INDX(addr) ((addr) + 0x00)
66 #define AB_DATA(addr) ((addr) + 0x04)
67 #define AX_INDXC 0x30
68 #define AX_DATAC 0x34
70 #define NB_PCIE_INDX_ADDR 0xe0
71 #define NB_PCIE_INDX_DATA 0xe4
72 #define PCIE_P_CNTL 0x10040
73 #define BIF_NB 0x10002
74 #define NB_PIF0_PWRDOWN_0 0x01100012
75 #define NB_PIF0_PWRDOWN_1 0x01100013
77 #define USB_INTEL_XUSB2PR 0xD0
78 #define USB_INTEL_USB2PRM 0xD4
79 #define USB_INTEL_USB3_PSSEN 0xD8
80 #define USB_INTEL_USB3PRM 0xDC
83 * amd_chipset_gen values represent AMD different chipset generations
85 enum amd_chipset_gen {
86 NOT_AMD_CHIPSET = 0,
87 AMD_CHIPSET_SB600,
88 AMD_CHIPSET_SB700,
89 AMD_CHIPSET_SB800,
90 AMD_CHIPSET_HUDSON2,
91 AMD_CHIPSET_BOLTON,
92 AMD_CHIPSET_YANGTZE,
93 AMD_CHIPSET_UNKNOWN,
96 struct amd_chipset_type {
97 enum amd_chipset_gen gen;
98 u8 rev;
101 static struct amd_chipset_info {
102 struct pci_dev *nb_dev;
103 struct pci_dev *smbus_dev;
104 int nb_type;
105 struct amd_chipset_type sb_type;
106 int isoc_reqs;
107 int probe_count;
108 int probe_result;
109 } amd_chipset;
111 static DEFINE_SPINLOCK(amd_lock);
114 * amd_chipset_sb_type_init - initialize amd chipset southbridge type
116 * AMD FCH/SB generation and revision is identified by SMBus controller
117 * vendor, device and revision IDs.
119 * Returns: 1 if it is an AMD chipset, 0 otherwise.
121 int amd_chipset_sb_type_init(struct amd_chipset_info *pinfo)
123 u8 rev = 0;
124 pinfo->sb_type.gen = AMD_CHIPSET_UNKNOWN;
126 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_ATI,
127 PCI_DEVICE_ID_ATI_SBX00_SMBUS, NULL);
128 if (pinfo->smbus_dev) {
129 rev = pinfo->smbus_dev->revision;
130 if (rev >= 0x10 && rev <= 0x1f)
131 pinfo->sb_type.gen = AMD_CHIPSET_SB600;
132 else if (rev >= 0x30 && rev <= 0x3f)
133 pinfo->sb_type.gen = AMD_CHIPSET_SB700;
134 else if (rev >= 0x40 && rev <= 0x4f)
135 pinfo->sb_type.gen = AMD_CHIPSET_SB800;
136 } else {
137 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
138 PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
140 if (!pinfo->smbus_dev) {
141 pinfo->sb_type.gen = NOT_AMD_CHIPSET;
142 return 0;
145 rev = pinfo->smbus_dev->revision;
146 if (rev >= 0x11 && rev <= 0x14)
147 pinfo->sb_type.gen = AMD_CHIPSET_HUDSON2;
148 else if (rev >= 0x15 && rev <= 0x18)
149 pinfo->sb_type.gen = AMD_CHIPSET_BOLTON;
150 else if (rev >= 0x39 && rev <= 0x3a)
151 pinfo->sb_type.gen = AMD_CHIPSET_YANGTZE;
154 pinfo->sb_type.rev = rev;
155 return 1;
158 void sb800_prefetch(struct device *dev, int on)
160 u16 misc;
161 struct pci_dev *pdev = to_pci_dev(dev);
163 pci_read_config_word(pdev, 0x50, &misc);
164 if (on == 0)
165 pci_write_config_word(pdev, 0x50, misc & 0xfcff);
166 else
167 pci_write_config_word(pdev, 0x50, misc | 0x0300);
169 EXPORT_SYMBOL_GPL(sb800_prefetch);
171 int usb_amd_find_chipset_info(void)
173 unsigned long flags;
174 struct amd_chipset_info info;
175 int ret;
177 spin_lock_irqsave(&amd_lock, flags);
179 /* probe only once */
180 if (amd_chipset.probe_count > 0) {
181 amd_chipset.probe_count++;
182 spin_unlock_irqrestore(&amd_lock, flags);
183 return amd_chipset.probe_result;
185 memset(&info, 0, sizeof(info));
186 spin_unlock_irqrestore(&amd_lock, flags);
188 if (!amd_chipset_sb_type_init(&info)) {
189 ret = 0;
190 goto commit;
193 /* Below chipset generations needn't enable AMD PLL quirk */
194 if (info.sb_type.gen == AMD_CHIPSET_UNKNOWN ||
195 info.sb_type.gen == AMD_CHIPSET_SB600 ||
196 info.sb_type.gen == AMD_CHIPSET_YANGTZE ||
197 (info.sb_type.gen == AMD_CHIPSET_SB700 &&
198 info.sb_type.rev > 0x3b)) {
199 if (info.smbus_dev) {
200 pci_dev_put(info.smbus_dev);
201 info.smbus_dev = NULL;
203 ret = 0;
204 goto commit;
207 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x9601, NULL);
208 if (info.nb_dev) {
209 info.nb_type = 1;
210 } else {
211 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x1510, NULL);
212 if (info.nb_dev) {
213 info.nb_type = 2;
214 } else {
215 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD,
216 0x9600, NULL);
217 if (info.nb_dev)
218 info.nb_type = 3;
222 ret = info.probe_result = 1;
223 printk(KERN_DEBUG "QUIRK: Enable AMD PLL fix\n");
225 commit:
227 spin_lock_irqsave(&amd_lock, flags);
228 if (amd_chipset.probe_count > 0) {
229 /* race - someone else was faster - drop devices */
231 /* Mark that we where here */
232 amd_chipset.probe_count++;
233 ret = amd_chipset.probe_result;
235 spin_unlock_irqrestore(&amd_lock, flags);
237 if (info.nb_dev)
238 pci_dev_put(info.nb_dev);
239 if (info.smbus_dev)
240 pci_dev_put(info.smbus_dev);
242 } else {
243 /* no race - commit the result */
244 info.probe_count++;
245 amd_chipset = info;
246 spin_unlock_irqrestore(&amd_lock, flags);
249 return ret;
251 EXPORT_SYMBOL_GPL(usb_amd_find_chipset_info);
253 int usb_hcd_amd_remote_wakeup_quirk(struct pci_dev *pdev)
255 /* Make sure amd chipset type has already been initialized */
256 usb_amd_find_chipset_info();
257 if (amd_chipset.sb_type.gen != AMD_CHIPSET_YANGTZE)
258 return 0;
260 dev_dbg(&pdev->dev, "QUIRK: Enable AMD remote wakeup fix\n");
261 return 1;
263 EXPORT_SYMBOL_GPL(usb_hcd_amd_remote_wakeup_quirk);
265 bool usb_amd_hang_symptom_quirk(void)
267 u8 rev;
269 usb_amd_find_chipset_info();
270 rev = amd_chipset.sb_type.rev;
271 /* SB600 and old version of SB700 have hang symptom bug */
272 return amd_chipset.sb_type.gen == AMD_CHIPSET_SB600 ||
273 (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
274 rev >= 0x3a && rev <= 0x3b);
276 EXPORT_SYMBOL_GPL(usb_amd_hang_symptom_quirk);
278 bool usb_amd_prefetch_quirk(void)
280 usb_amd_find_chipset_info();
281 /* SB800 needs pre-fetch fix */
282 return amd_chipset.sb_type.gen == AMD_CHIPSET_SB800;
284 EXPORT_SYMBOL_GPL(usb_amd_prefetch_quirk);
287 * The hardware normally enables the A-link power management feature, which
288 * lets the system lower the power consumption in idle states.
290 * This USB quirk prevents the link going into that lower power state
291 * during isochronous transfers.
293 * Without this quirk, isochronous stream on OHCI/EHCI/xHCI controllers of
294 * some AMD platforms may stutter or have breaks occasionally.
296 static void usb_amd_quirk_pll(int disable)
298 u32 addr, addr_low, addr_high, val;
299 u32 bit = disable ? 0 : 1;
300 unsigned long flags;
302 spin_lock_irqsave(&amd_lock, flags);
304 if (disable) {
305 amd_chipset.isoc_reqs++;
306 if (amd_chipset.isoc_reqs > 1) {
307 spin_unlock_irqrestore(&amd_lock, flags);
308 return;
310 } else {
311 amd_chipset.isoc_reqs--;
312 if (amd_chipset.isoc_reqs > 0) {
313 spin_unlock_irqrestore(&amd_lock, flags);
314 return;
318 if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB800 ||
319 amd_chipset.sb_type.gen == AMD_CHIPSET_HUDSON2 ||
320 amd_chipset.sb_type.gen == AMD_CHIPSET_BOLTON) {
321 outb_p(AB_REG_BAR_LOW, 0xcd6);
322 addr_low = inb_p(0xcd7);
323 outb_p(AB_REG_BAR_HIGH, 0xcd6);
324 addr_high = inb_p(0xcd7);
325 addr = addr_high << 8 | addr_low;
327 outl_p(0x30, AB_INDX(addr));
328 outl_p(0x40, AB_DATA(addr));
329 outl_p(0x34, AB_INDX(addr));
330 val = inl_p(AB_DATA(addr));
331 } else if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
332 amd_chipset.sb_type.rev <= 0x3b) {
333 pci_read_config_dword(amd_chipset.smbus_dev,
334 AB_REG_BAR_SB700, &addr);
335 outl(AX_INDXC, AB_INDX(addr));
336 outl(0x40, AB_DATA(addr));
337 outl(AX_DATAC, AB_INDX(addr));
338 val = inl(AB_DATA(addr));
339 } else {
340 spin_unlock_irqrestore(&amd_lock, flags);
341 return;
344 if (disable) {
345 val &= ~0x08;
346 val |= (1 << 4) | (1 << 9);
347 } else {
348 val |= 0x08;
349 val &= ~((1 << 4) | (1 << 9));
351 outl_p(val, AB_DATA(addr));
353 if (!amd_chipset.nb_dev) {
354 spin_unlock_irqrestore(&amd_lock, flags);
355 return;
358 if (amd_chipset.nb_type == 1 || amd_chipset.nb_type == 3) {
359 addr = PCIE_P_CNTL;
360 pci_write_config_dword(amd_chipset.nb_dev,
361 NB_PCIE_INDX_ADDR, addr);
362 pci_read_config_dword(amd_chipset.nb_dev,
363 NB_PCIE_INDX_DATA, &val);
365 val &= ~(1 | (1 << 3) | (1 << 4) | (1 << 9) | (1 << 12));
366 val |= bit | (bit << 3) | (bit << 12);
367 val |= ((!bit) << 4) | ((!bit) << 9);
368 pci_write_config_dword(amd_chipset.nb_dev,
369 NB_PCIE_INDX_DATA, val);
371 addr = BIF_NB;
372 pci_write_config_dword(amd_chipset.nb_dev,
373 NB_PCIE_INDX_ADDR, addr);
374 pci_read_config_dword(amd_chipset.nb_dev,
375 NB_PCIE_INDX_DATA, &val);
376 val &= ~(1 << 8);
377 val |= bit << 8;
379 pci_write_config_dword(amd_chipset.nb_dev,
380 NB_PCIE_INDX_DATA, val);
381 } else if (amd_chipset.nb_type == 2) {
382 addr = NB_PIF0_PWRDOWN_0;
383 pci_write_config_dword(amd_chipset.nb_dev,
384 NB_PCIE_INDX_ADDR, addr);
385 pci_read_config_dword(amd_chipset.nb_dev,
386 NB_PCIE_INDX_DATA, &val);
387 if (disable)
388 val &= ~(0x3f << 7);
389 else
390 val |= 0x3f << 7;
392 pci_write_config_dword(amd_chipset.nb_dev,
393 NB_PCIE_INDX_DATA, val);
395 addr = NB_PIF0_PWRDOWN_1;
396 pci_write_config_dword(amd_chipset.nb_dev,
397 NB_PCIE_INDX_ADDR, addr);
398 pci_read_config_dword(amd_chipset.nb_dev,
399 NB_PCIE_INDX_DATA, &val);
400 if (disable)
401 val &= ~(0x3f << 7);
402 else
403 val |= 0x3f << 7;
405 pci_write_config_dword(amd_chipset.nb_dev,
406 NB_PCIE_INDX_DATA, val);
409 spin_unlock_irqrestore(&amd_lock, flags);
410 return;
413 void usb_amd_quirk_pll_disable(void)
415 usb_amd_quirk_pll(1);
417 EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_disable);
419 void usb_amd_quirk_pll_enable(void)
421 usb_amd_quirk_pll(0);
423 EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_enable);
425 void usb_amd_dev_put(void)
427 struct pci_dev *nb, *smbus;
428 unsigned long flags;
430 spin_lock_irqsave(&amd_lock, flags);
432 amd_chipset.probe_count--;
433 if (amd_chipset.probe_count > 0) {
434 spin_unlock_irqrestore(&amd_lock, flags);
435 return;
438 /* save them to pci_dev_put outside of spinlock */
439 nb = amd_chipset.nb_dev;
440 smbus = amd_chipset.smbus_dev;
442 amd_chipset.nb_dev = NULL;
443 amd_chipset.smbus_dev = NULL;
444 amd_chipset.nb_type = 0;
445 memset(&amd_chipset.sb_type, 0, sizeof(amd_chipset.sb_type));
446 amd_chipset.isoc_reqs = 0;
447 amd_chipset.probe_result = 0;
449 spin_unlock_irqrestore(&amd_lock, flags);
451 if (nb)
452 pci_dev_put(nb);
453 if (smbus)
454 pci_dev_put(smbus);
456 EXPORT_SYMBOL_GPL(usb_amd_dev_put);
459 * Make sure the controller is completely inactive, unable to
460 * generate interrupts or do DMA.
462 void uhci_reset_hc(struct pci_dev *pdev, unsigned long base)
464 /* Turn off PIRQ enable and SMI enable. (This also turns off the
465 * BIOS's USB Legacy Support.) Turn off all the R/WC bits too.
467 pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_RWC);
469 /* Reset the HC - this will force us to get a
470 * new notification of any already connected
471 * ports due to the virtual disconnect that it
472 * implies.
474 outw(UHCI_USBCMD_HCRESET, base + UHCI_USBCMD);
475 mb();
476 udelay(5);
477 if (inw(base + UHCI_USBCMD) & UHCI_USBCMD_HCRESET)
478 dev_warn(&pdev->dev, "HCRESET not completed yet!\n");
480 /* Just to be safe, disable interrupt requests and
481 * make sure the controller is stopped.
483 outw(0, base + UHCI_USBINTR);
484 outw(0, base + UHCI_USBCMD);
486 EXPORT_SYMBOL_GPL(uhci_reset_hc);
489 * Initialize a controller that was newly discovered or has just been
490 * resumed. In either case we can't be sure of its previous state.
492 * Returns: 1 if the controller was reset, 0 otherwise.
494 int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
496 u16 legsup;
497 unsigned int cmd, intr;
500 * When restarting a suspended controller, we expect all the
501 * settings to be the same as we left them:
503 * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP;
504 * Controller is stopped and configured with EGSM set;
505 * No interrupts enabled except possibly Resume Detect.
507 * If any of these conditions are violated we do a complete reset.
509 pci_read_config_word(pdev, UHCI_USBLEGSUP, &legsup);
510 if (legsup & ~(UHCI_USBLEGSUP_RO | UHCI_USBLEGSUP_RWC)) {
511 dev_dbg(&pdev->dev, "%s: legsup = 0x%04x\n",
512 __func__, legsup);
513 goto reset_needed;
516 cmd = inw(base + UHCI_USBCMD);
517 if ((cmd & UHCI_USBCMD_RUN) || !(cmd & UHCI_USBCMD_CONFIGURE) ||
518 !(cmd & UHCI_USBCMD_EGSM)) {
519 dev_dbg(&pdev->dev, "%s: cmd = 0x%04x\n",
520 __func__, cmd);
521 goto reset_needed;
524 intr = inw(base + UHCI_USBINTR);
525 if (intr & (~UHCI_USBINTR_RESUME)) {
526 dev_dbg(&pdev->dev, "%s: intr = 0x%04x\n",
527 __func__, intr);
528 goto reset_needed;
530 return 0;
532 reset_needed:
533 dev_dbg(&pdev->dev, "Performing full reset\n");
534 uhci_reset_hc(pdev, base);
535 return 1;
537 EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc);
539 static inline int io_type_enabled(struct pci_dev *pdev, unsigned int mask)
541 u16 cmd;
542 return !pci_read_config_word(pdev, PCI_COMMAND, &cmd) && (cmd & mask);
545 #define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO)
546 #define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY)
548 static void quirk_usb_handoff_uhci(struct pci_dev *pdev)
550 unsigned long base = 0;
551 int i;
553 if (!pio_enabled(pdev))
554 return;
556 for (i = 0; i < PCI_ROM_RESOURCE; i++)
557 if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
558 base = pci_resource_start(pdev, i);
559 break;
562 if (base)
563 uhci_check_and_reset_hc(pdev, base);
566 static int mmio_resource_enabled(struct pci_dev *pdev, int idx)
568 return pci_resource_start(pdev, idx) && mmio_enabled(pdev);
571 static void quirk_usb_handoff_ohci(struct pci_dev *pdev)
573 void __iomem *base;
574 u32 control;
575 u32 fminterval = 0;
576 bool no_fminterval = false;
577 int cnt;
579 if (!mmio_resource_enabled(pdev, 0))
580 return;
582 base = pci_ioremap_bar(pdev, 0);
583 if (base == NULL)
584 return;
587 * ULi M5237 OHCI controller locks the whole system when accessing
588 * the OHCI_FMINTERVAL offset.
590 if (pdev->vendor == PCI_VENDOR_ID_AL && pdev->device == 0x5237)
591 no_fminterval = true;
593 control = readl(base + OHCI_CONTROL);
595 /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
596 #ifdef __hppa__
597 #define OHCI_CTRL_MASK (OHCI_CTRL_RWC | OHCI_CTRL_IR)
598 #else
599 #define OHCI_CTRL_MASK OHCI_CTRL_RWC
601 if (control & OHCI_CTRL_IR) {
602 int wait_time = 500; /* arbitrary; 5 seconds */
603 writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
604 writel(OHCI_OCR, base + OHCI_CMDSTATUS);
605 while (wait_time > 0 &&
606 readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
607 wait_time -= 10;
608 msleep(10);
610 if (wait_time <= 0)
611 dev_warn(&pdev->dev, "OHCI: BIOS handoff failed"
612 " (BIOS bug?) %08x\n",
613 readl(base + OHCI_CONTROL));
615 #endif
617 /* disable interrupts */
618 writel((u32) ~0, base + OHCI_INTRDISABLE);
620 /* Reset the USB bus, if the controller isn't already in RESET */
621 if (control & OHCI_HCFS) {
622 /* Go into RESET, preserving RWC (and possibly IR) */
623 writel(control & OHCI_CTRL_MASK, base + OHCI_CONTROL);
624 readl(base + OHCI_CONTROL);
626 /* drive bus reset for at least 50 ms (7.1.7.5) */
627 msleep(50);
630 /* software reset of the controller, preserving HcFmInterval */
631 if (!no_fminterval)
632 fminterval = readl(base + OHCI_FMINTERVAL);
634 writel(OHCI_HCR, base + OHCI_CMDSTATUS);
636 /* reset requires max 10 us delay */
637 for (cnt = 30; cnt > 0; --cnt) { /* ... allow extra time */
638 if ((readl(base + OHCI_CMDSTATUS) & OHCI_HCR) == 0)
639 break;
640 udelay(1);
643 if (!no_fminterval)
644 writel(fminterval, base + OHCI_FMINTERVAL);
646 /* Now the controller is safely in SUSPEND and nothing can wake it up */
647 iounmap(base);
650 static const struct dmi_system_id ehci_dmi_nohandoff_table[] = {
652 /* Pegatron Lucid (ExoPC) */
653 .matches = {
654 DMI_MATCH(DMI_BOARD_NAME, "EXOPG06411"),
655 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-CE-133"),
659 /* Pegatron Lucid (Ordissimo AIRIS) */
660 .matches = {
661 DMI_MATCH(DMI_BOARD_NAME, "M11JB"),
662 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
666 /* Pegatron Lucid (Ordissimo) */
667 .matches = {
668 DMI_MATCH(DMI_BOARD_NAME, "Ordissimo"),
669 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
673 /* HASEE E200 */
674 .matches = {
675 DMI_MATCH(DMI_BOARD_VENDOR, "HASEE"),
676 DMI_MATCH(DMI_BOARD_NAME, "E210"),
677 DMI_MATCH(DMI_BIOS_VERSION, "6.00"),
683 static void ehci_bios_handoff(struct pci_dev *pdev,
684 void __iomem *op_reg_base,
685 u32 cap, u8 offset)
687 int try_handoff = 1, tried_handoff = 0;
690 * The Pegatron Lucid tablet sporadically waits for 98 seconds trying
691 * the handoff on its unused controller. Skip it.
693 * The HASEE E200 hangs when the semaphore is set (bugzilla #77021).
695 if (pdev->vendor == 0x8086 && (pdev->device == 0x283a ||
696 pdev->device == 0x27cc)) {
697 if (dmi_check_system(ehci_dmi_nohandoff_table))
698 try_handoff = 0;
701 if (try_handoff && (cap & EHCI_USBLEGSUP_BIOS)) {
702 dev_dbg(&pdev->dev, "EHCI: BIOS handoff\n");
704 #if 0
705 /* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on,
706 * but that seems dubious in general (the BIOS left it off intentionally)
707 * and is known to prevent some systems from booting. so we won't do this
708 * unless maybe we can determine when we're on a system that needs SMI forced.
710 /* BIOS workaround (?): be sure the pre-Linux code
711 * receives the SMI
713 pci_read_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, &val);
714 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS,
715 val | EHCI_USBLEGCTLSTS_SOOE);
716 #endif
718 /* some systems get upset if this semaphore is
719 * set for any other reason than forcing a BIOS
720 * handoff..
722 pci_write_config_byte(pdev, offset + 3, 1);
725 /* if boot firmware now owns EHCI, spin till it hands it over. */
726 if (try_handoff) {
727 int msec = 1000;
728 while ((cap & EHCI_USBLEGSUP_BIOS) && (msec > 0)) {
729 tried_handoff = 1;
730 msleep(10);
731 msec -= 10;
732 pci_read_config_dword(pdev, offset, &cap);
736 if (cap & EHCI_USBLEGSUP_BIOS) {
737 /* well, possibly buggy BIOS... try to shut it down,
738 * and hope nothing goes too wrong
740 if (try_handoff)
741 dev_warn(&pdev->dev, "EHCI: BIOS handoff failed"
742 " (BIOS bug?) %08x\n", cap);
743 pci_write_config_byte(pdev, offset + 2, 0);
746 /* just in case, always disable EHCI SMIs */
747 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, 0);
749 /* If the BIOS ever owned the controller then we can't expect
750 * any power sessions to remain intact.
752 if (tried_handoff)
753 writel(0, op_reg_base + EHCI_CONFIGFLAG);
756 static void quirk_usb_disable_ehci(struct pci_dev *pdev)
758 void __iomem *base, *op_reg_base;
759 u32 hcc_params, cap, val;
760 u8 offset, cap_length;
761 int wait_time, count = 256/4;
763 if (!mmio_resource_enabled(pdev, 0))
764 return;
766 base = pci_ioremap_bar(pdev, 0);
767 if (base == NULL)
768 return;
770 cap_length = readb(base);
771 op_reg_base = base + cap_length;
773 /* EHCI 0.96 and later may have "extended capabilities"
774 * spec section 5.1 explains the bios handoff, e.g. for
775 * booting from USB disk or using a usb keyboard
777 hcc_params = readl(base + EHCI_HCC_PARAMS);
778 offset = (hcc_params >> 8) & 0xff;
779 while (offset && --count) {
780 pci_read_config_dword(pdev, offset, &cap);
782 switch (cap & 0xff) {
783 case 1:
784 ehci_bios_handoff(pdev, op_reg_base, cap, offset);
785 break;
786 case 0: /* Illegal reserved cap, set cap=0 so we exit */
787 cap = 0; /* then fallthrough... */
788 default:
789 dev_warn(&pdev->dev, "EHCI: unrecognized capability "
790 "%02x\n", cap & 0xff);
792 offset = (cap >> 8) & 0xff;
794 if (!count)
795 dev_printk(KERN_DEBUG, &pdev->dev, "EHCI: capability loop?\n");
798 * halt EHCI & disable its interrupts in any case
800 val = readl(op_reg_base + EHCI_USBSTS);
801 if ((val & EHCI_USBSTS_HALTED) == 0) {
802 val = readl(op_reg_base + EHCI_USBCMD);
803 val &= ~EHCI_USBCMD_RUN;
804 writel(val, op_reg_base + EHCI_USBCMD);
806 wait_time = 2000;
807 do {
808 writel(0x3f, op_reg_base + EHCI_USBSTS);
809 udelay(100);
810 wait_time -= 100;
811 val = readl(op_reg_base + EHCI_USBSTS);
812 if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
813 break;
815 } while (wait_time > 0);
817 writel(0, op_reg_base + EHCI_USBINTR);
818 writel(0x3f, op_reg_base + EHCI_USBSTS);
820 iounmap(base);
824 * handshake - spin reading a register until handshake completes
825 * @ptr: address of hc register to be read
826 * @mask: bits to look at in result of read
827 * @done: value of those bits when handshake succeeds
828 * @wait_usec: timeout in microseconds
829 * @delay_usec: delay in microseconds to wait between polling
831 * Polls a register every delay_usec microseconds.
832 * Returns 0 when the mask bits have the value done.
833 * Returns -ETIMEDOUT if this condition is not true after
834 * wait_usec microseconds have passed.
836 static int handshake(void __iomem *ptr, u32 mask, u32 done,
837 int wait_usec, int delay_usec)
839 u32 result;
841 do {
842 result = readl(ptr);
843 result &= mask;
844 if (result == done)
845 return 0;
846 udelay(delay_usec);
847 wait_usec -= delay_usec;
848 } while (wait_usec > 0);
849 return -ETIMEDOUT;
853 * Intel's Panther Point chipset has two host controllers (EHCI and xHCI) that
854 * share some number of ports. These ports can be switched between either
855 * controller. Not all of the ports under the EHCI host controller may be
856 * switchable.
858 * The ports should be switched over to xHCI before PCI probes for any device
859 * start. This avoids active devices under EHCI being disconnected during the
860 * port switchover, which could cause loss of data on USB storage devices, or
861 * failed boot when the root file system is on a USB mass storage device and is
862 * enumerated under EHCI first.
864 * We write into the xHC's PCI configuration space in some Intel-specific
865 * registers to switch the ports over. The USB 3.0 terminations and the USB
866 * 2.0 data wires are switched separately. We want to enable the SuperSpeed
867 * terminations before switching the USB 2.0 wires over, so that USB 3.0
868 * devices connect at SuperSpeed, rather than at USB 2.0 speeds.
870 void usb_enable_intel_xhci_ports(struct pci_dev *xhci_pdev)
872 u32 ports_available;
873 bool ehci_found = false;
874 struct pci_dev *companion = NULL;
876 /* Sony VAIO t-series with subsystem device ID 90a8 is not capable of
877 * switching ports from EHCI to xHCI
879 if (xhci_pdev->subsystem_vendor == PCI_VENDOR_ID_SONY &&
880 xhci_pdev->subsystem_device == 0x90a8)
881 return;
883 /* make sure an intel EHCI controller exists */
884 for_each_pci_dev(companion) {
885 if (companion->class == PCI_CLASS_SERIAL_USB_EHCI &&
886 companion->vendor == PCI_VENDOR_ID_INTEL) {
887 ehci_found = true;
888 break;
892 if (!ehci_found)
893 return;
895 /* Don't switchover the ports if the user hasn't compiled the xHCI
896 * driver. Otherwise they will see "dead" USB ports that don't power
897 * the devices.
899 if (!IS_ENABLED(CONFIG_USB_XHCI_HCD)) {
900 dev_warn(&xhci_pdev->dev,
901 "CONFIG_USB_XHCI_HCD is turned off, "
902 "defaulting to EHCI.\n");
903 dev_warn(&xhci_pdev->dev,
904 "USB 3.0 devices will work at USB 2.0 speeds.\n");
905 usb_disable_xhci_ports(xhci_pdev);
906 return;
909 /* Read USB3PRM, the USB 3.0 Port Routing Mask Register
910 * Indicate the ports that can be changed from OS.
912 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3PRM,
913 &ports_available);
915 dev_dbg(&xhci_pdev->dev, "Configurable ports to enable SuperSpeed: 0x%x\n",
916 ports_available);
918 /* Write USB3_PSSEN, the USB 3.0 Port SuperSpeed Enable
919 * Register, to turn on SuperSpeed terminations for the
920 * switchable ports.
922 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
923 ports_available);
925 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
926 &ports_available);
927 dev_dbg(&xhci_pdev->dev, "USB 3.0 ports that are now enabled "
928 "under xHCI: 0x%x\n", ports_available);
930 /* Read XUSB2PRM, xHCI USB 2.0 Port Routing Mask Register
931 * Indicate the USB 2.0 ports to be controlled by the xHCI host.
934 pci_read_config_dword(xhci_pdev, USB_INTEL_USB2PRM,
935 &ports_available);
937 dev_dbg(&xhci_pdev->dev, "Configurable USB 2.0 ports to hand over to xCHI: 0x%x\n",
938 ports_available);
940 /* Write XUSB2PR, the xHC USB 2.0 Port Routing Register, to
941 * switch the USB 2.0 power and data lines over to the xHCI
942 * host.
944 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
945 ports_available);
947 pci_read_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
948 &ports_available);
949 dev_dbg(&xhci_pdev->dev, "USB 2.0 ports that are now switched over "
950 "to xHCI: 0x%x\n", ports_available);
952 EXPORT_SYMBOL_GPL(usb_enable_intel_xhci_ports);
954 void usb_disable_xhci_ports(struct pci_dev *xhci_pdev)
956 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN, 0x0);
957 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR, 0x0);
959 EXPORT_SYMBOL_GPL(usb_disable_xhci_ports);
962 * PCI Quirks for xHCI.
964 * Takes care of the handoff between the Pre-OS (i.e. BIOS) and the OS.
965 * It signals to the BIOS that the OS wants control of the host controller,
966 * and then waits 5 seconds for the BIOS to hand over control.
967 * If we timeout, assume the BIOS is broken and take control anyway.
969 static void quirk_usb_handoff_xhci(struct pci_dev *pdev)
971 void __iomem *base;
972 int ext_cap_offset;
973 void __iomem *op_reg_base;
974 u32 val;
975 int timeout;
976 int len = pci_resource_len(pdev, 0);
978 if (!mmio_resource_enabled(pdev, 0))
979 return;
981 base = ioremap_nocache(pci_resource_start(pdev, 0), len);
982 if (base == NULL)
983 return;
986 * Find the Legacy Support Capability register -
987 * this is optional for xHCI host controllers.
989 ext_cap_offset = xhci_find_next_cap_offset(base, XHCI_HCC_PARAMS_OFFSET);
990 do {
991 if ((ext_cap_offset + sizeof(val)) > len) {
992 /* We're reading garbage from the controller */
993 dev_warn(&pdev->dev,
994 "xHCI controller failing to respond");
995 return;
998 if (!ext_cap_offset)
999 /* We've reached the end of the extended capabilities */
1000 goto hc_init;
1002 val = readl(base + ext_cap_offset);
1003 if (XHCI_EXT_CAPS_ID(val) == XHCI_EXT_CAPS_LEGACY)
1004 break;
1005 ext_cap_offset = xhci_find_next_cap_offset(base, ext_cap_offset);
1006 } while (1);
1008 /* If the BIOS owns the HC, signal that the OS wants it, and wait */
1009 if (val & XHCI_HC_BIOS_OWNED) {
1010 writel(val | XHCI_HC_OS_OWNED, base + ext_cap_offset);
1012 /* Wait for 5 seconds with 10 microsecond polling interval */
1013 timeout = handshake(base + ext_cap_offset, XHCI_HC_BIOS_OWNED,
1014 0, 5000, 10);
1016 /* Assume a buggy BIOS and take HC ownership anyway */
1017 if (timeout) {
1018 dev_warn(&pdev->dev, "xHCI BIOS handoff failed"
1019 " (BIOS bug ?) %08x\n", val);
1020 writel(val & ~XHCI_HC_BIOS_OWNED, base + ext_cap_offset);
1024 val = readl(base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
1025 /* Mask off (turn off) any enabled SMIs */
1026 val &= XHCI_LEGACY_DISABLE_SMI;
1027 /* Mask all SMI events bits, RW1C */
1028 val |= XHCI_LEGACY_SMI_EVENTS;
1029 /* Disable any BIOS SMIs and clear all SMI events*/
1030 writel(val, base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
1032 hc_init:
1033 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
1034 usb_enable_intel_xhci_ports(pdev);
1036 op_reg_base = base + XHCI_HC_LENGTH(readl(base));
1038 /* Wait for the host controller to be ready before writing any
1039 * operational or runtime registers. Wait 5 seconds and no more.
1041 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_CNR, 0,
1042 5000, 10);
1043 /* Assume a buggy HC and start HC initialization anyway */
1044 if (timeout) {
1045 val = readl(op_reg_base + XHCI_STS_OFFSET);
1046 dev_warn(&pdev->dev,
1047 "xHCI HW not ready after 5 sec (HC bug?) "
1048 "status = 0x%x\n", val);
1051 /* Send the halt and disable interrupts command */
1052 val = readl(op_reg_base + XHCI_CMD_OFFSET);
1053 val &= ~(XHCI_CMD_RUN | XHCI_IRQS);
1054 writel(val, op_reg_base + XHCI_CMD_OFFSET);
1056 /* Wait for the HC to halt - poll every 125 usec (one microframe). */
1057 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_HALT, 1,
1058 XHCI_MAX_HALT_USEC, 125);
1059 if (timeout) {
1060 val = readl(op_reg_base + XHCI_STS_OFFSET);
1061 dev_warn(&pdev->dev,
1062 "xHCI HW did not halt within %d usec "
1063 "status = 0x%x\n", XHCI_MAX_HALT_USEC, val);
1066 iounmap(base);
1069 static void quirk_usb_early_handoff(struct pci_dev *pdev)
1071 /* Skip Netlogic mips SoC's internal PCI USB controller.
1072 * This device does not need/support EHCI/OHCI handoff
1074 if (pdev->vendor == 0x184e) /* vendor Netlogic */
1075 return;
1076 if (pdev->class != PCI_CLASS_SERIAL_USB_UHCI &&
1077 pdev->class != PCI_CLASS_SERIAL_USB_OHCI &&
1078 pdev->class != PCI_CLASS_SERIAL_USB_EHCI &&
1079 pdev->class != PCI_CLASS_SERIAL_USB_XHCI)
1080 return;
1082 if (pci_enable_device(pdev) < 0) {
1083 dev_warn(&pdev->dev, "Can't enable PCI device, "
1084 "BIOS handoff failed.\n");
1085 return;
1087 if (pdev->class == PCI_CLASS_SERIAL_USB_UHCI)
1088 quirk_usb_handoff_uhci(pdev);
1089 else if (pdev->class == PCI_CLASS_SERIAL_USB_OHCI)
1090 quirk_usb_handoff_ohci(pdev);
1091 else if (pdev->class == PCI_CLASS_SERIAL_USB_EHCI)
1092 quirk_usb_disable_ehci(pdev);
1093 else if (pdev->class == PCI_CLASS_SERIAL_USB_XHCI)
1094 quirk_usb_handoff_xhci(pdev);
1095 pci_disable_device(pdev);
1097 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1098 PCI_CLASS_SERIAL_USB, 8, quirk_usb_early_handoff);