2 * Copyright 2002 Momentum Computer
3 * Author: mdharm@momenco.com
4 * Copyright (C) 2004, 06 Ralf Baechle <ralf@linux-mips.org>
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
11 #include <linux/module.h>
12 #include <linux/interrupt.h>
13 #include <linux/kernel.h>
14 #include <linux/kernel_stat.h>
15 #include <linux/mv643xx.h>
16 #include <linux/sched.h>
20 #include <asm/marvell.h>
22 static unsigned int irq_base
;
24 static inline int ls1bit32(unsigned int x
)
28 s
= 16; if (x
<< 16 == 0) s
= 0; b
-= s
; x
<<= s
;
29 s
= 8; if (x
<< 8 == 0) s
= 0; b
-= s
; x
<<= s
;
30 s
= 4; if (x
<< 4 == 0) s
= 0; b
-= s
; x
<<= s
;
31 s
= 2; if (x
<< 2 == 0) s
= 0; b
-= s
; x
<<= s
;
32 s
= 1; if (x
<< 1 == 0) s
= 0; b
-= s
;
37 /* mask off an interrupt -- 1 is enable, 0 is disable */
38 static inline void mask_mv64340_irq(unsigned int irq
)
42 if (irq
< (irq_base
+ 32)) {
43 value
= MV_READ(MV64340_INTERRUPT0_MASK_0_LOW
);
44 value
&= ~(1 << (irq
- irq_base
));
45 MV_WRITE(MV64340_INTERRUPT0_MASK_0_LOW
, value
);
47 value
= MV_READ(MV64340_INTERRUPT0_MASK_0_HIGH
);
48 value
&= ~(1 << (irq
- irq_base
- 32));
49 MV_WRITE(MV64340_INTERRUPT0_MASK_0_HIGH
, value
);
53 /* unmask an interrupt -- 1 is enable, 0 is disable */
54 static inline void unmask_mv64340_irq(unsigned int irq
)
58 if (irq
< (irq_base
+ 32)) {
59 value
= MV_READ(MV64340_INTERRUPT0_MASK_0_LOW
);
60 value
|= 1 << (irq
- irq_base
);
61 MV_WRITE(MV64340_INTERRUPT0_MASK_0_LOW
, value
);
63 value
= MV_READ(MV64340_INTERRUPT0_MASK_0_HIGH
);
64 value
|= 1 << (irq
- irq_base
- 32);
65 MV_WRITE(MV64340_INTERRUPT0_MASK_0_HIGH
, value
);
70 * Interrupt handler for interrupts coming from the Marvell chip.
71 * It could be built in ethernet ports etc...
73 void ll_mv64340_irq(void)
75 unsigned int irq_src_low
, irq_src_high
;
76 unsigned int irq_mask_low
, irq_mask_high
;
78 /* read the interrupt status registers */
79 irq_mask_low
= MV_READ(MV64340_INTERRUPT0_MASK_0_LOW
);
80 irq_mask_high
= MV_READ(MV64340_INTERRUPT0_MASK_0_HIGH
);
81 irq_src_low
= MV_READ(MV64340_MAIN_INTERRUPT_CAUSE_LOW
);
82 irq_src_high
= MV_READ(MV64340_MAIN_INTERRUPT_CAUSE_HIGH
);
84 /* mask for just the interrupts we want */
85 irq_src_low
&= irq_mask_low
;
86 irq_src_high
&= irq_mask_high
;
89 do_IRQ(ls1bit32(irq_src_low
) + irq_base
);
91 do_IRQ(ls1bit32(irq_src_high
) + irq_base
+ 32);
94 struct irq_chip mv64340_irq_type
= {
96 .ack
= mask_mv64340_irq
,
97 .mask
= mask_mv64340_irq
,
98 .mask_ack
= mask_mv64340_irq
,
99 .unmask
= unmask_mv64340_irq
,
102 void __init
mv64340_irq_init(unsigned int base
)
106 for (i
= base
; i
< base
+ 64; i
++)
107 set_irq_chip_and_handler(i
, &mv64340_irq_type
,