2 * MPC86XX pci setup code
4 * Recode: ZHANG WEI <wei.zhang@freescale.com>
5 * Initial author: Xianghua Xiao <x.xiao@freescale.com>
7 * Copyright 2006 Freescale Semiconductor Inc.
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
15 #include <linux/types.h>
16 #include <linux/module.h>
17 #include <linux/init.h>
18 #include <linux/pci.h>
19 #include <linux/serial.h>
21 #include <asm/system.h>
22 #include <asm/atomic.h>
25 #include <asm/immap_86xx.h>
26 #include <asm/pci-bridge.h>
27 #include <sysdev/fsl_soc.h>
34 #define DBG(fmt, args...) printk(KERN_ERR "%s: " fmt, __FUNCTION__, ## args)
36 #define DBG(fmt, args...)
39 struct pcie_outbound_window_regs
{
40 uint pexotar
; /* 0x.0 - PCI Express outbound translation address register */
41 uint pexotear
; /* 0x.4 - PCI Express outbound translation extended address register */
42 uint pexowbar
; /* 0x.8 - PCI Express outbound window base address register */
44 uint pexowar
; /* 0x.10 - PCI Express outbound window attributes register */
48 struct pcie_inbound_window_regs
{
49 uint pexitar
; /* 0x.0 - PCI Express inbound translation address register */
51 uint pexiwbar
; /* 0x.8 - PCI Express inbound window base address register */
52 uint pexiwbear
; /* 0x.c - PCI Express inbound window base extended address register */
53 uint pexiwar
; /* 0x.10 - PCI Express inbound window attributes register */
57 static void __init
setup_pcie_atmu(struct pci_controller
*hose
, struct resource
*rsrc
)
59 volatile struct ccsr_pex
*pcie
;
60 volatile struct pcie_outbound_window_regs
*pcieow
;
61 volatile struct pcie_inbound_window_regs
*pcieiw
;
64 DBG("PCIE memory map start 0x%x, size 0x%x\n", rsrc
->start
,
65 rsrc
->end
- rsrc
->start
+ 1);
66 pcie
= ioremap(rsrc
->start
, rsrc
->end
- rsrc
->start
+ 1);
68 /* Disable all windows (except pexowar0 since its ignored) */
77 pcieow
= (struct pcie_outbound_window_regs
*)&pcie
->pexotar1
;
78 pcieiw
= (struct pcie_inbound_window_regs
*)&pcie
->pexitar1
;
80 /* Setup outbound MEM window */
81 for(i
= 0; i
< 3; i
++)
82 if (hose
->mem_resources
[i
].flags
& IORESOURCE_MEM
){
83 DBG("PCIE MEM resource start 0x%08x, size 0x%08x.\n",
84 hose
->mem_resources
[i
].start
,
85 hose
->mem_resources
[i
].end
86 - hose
->mem_resources
[i
].start
+ 1);
87 pcieow
->pexotar
= (hose
->mem_resources
[i
].start
) >> 12
90 pcieow
->pexowbar
= (hose
->mem_resources
[i
].start
) >> 12
93 pcieow
->pexowar
= 0x80044000 |
94 (__ilog2(hose
->mem_resources
[i
].end
95 - hose
->mem_resources
[i
].start
+ 1)
100 /* Setup outbound IO window */
101 if (hose
->io_resource
.flags
& IORESOURCE_IO
){
102 DBG("PCIE IO resource start 0x%08x, size 0x%08x, phy base 0x%08x.\n",
103 hose
->io_resource
.start
,
104 hose
->io_resource
.end
- hose
->io_resource
.start
+ 1,
106 pcieow
->pexotar
= (hose
->io_resource
.start
) >> 12 & 0x000fffff;
107 pcieow
->pexotear
= 0;
108 pcieow
->pexowbar
= (hose
->io_base_phys
) >> 12 & 0x000fffff;
110 pcieow
->pexowar
= 0x80088000 | (__ilog2(hose
->io_resource
.end
111 - hose
->io_resource
.start
+ 1) - 1);
114 /* Setup 2G inbound Memory Window @ 0 */
115 pcieiw
->pexitar
= 0x00000000;
116 pcieiw
->pexiwbar
= 0x00000000;
117 /* Enable, Prefetch, Local Mem, Snoop R/W, 2G */
118 pcieiw
->pexiwar
= 0xa0f5501e;
122 mpc86xx_setup_pcie(struct pci_controller
*hose
, u32 pcie_offset
, u32 pcie_size
)
127 DBG("PCIE host controller register offset 0x%08x, size 0x%08x.\n",
128 pcie_offset
, pcie_size
);
130 early_read_config_word(hose
, 0, 0, PCI_COMMAND
, &cmd
);
131 cmd
|= PCI_COMMAND_SERR
| PCI_COMMAND_MASTER
| PCI_COMMAND_MEMORY
133 early_write_config_word(hose
, 0, 0, PCI_COMMAND
, cmd
);
135 early_write_config_byte(hose
, 0, 0, PCI_LATENCY_TIMER
, 0x80);
137 /* PCIE Bus, Fix the MPC8641D host bridge's location to bus 0xFF. */
138 early_read_config_dword(hose
, 0, 0, PCI_PRIMARY_BUS
, &temps
);
139 temps
= (temps
& 0xff000000) | (0xff) | (0x0 << 8) | (0xfe << 16);
140 early_write_config_dword(hose
, 0, 0, PCI_PRIMARY_BUS
, temps
);
143 int mpc86xx_exclude_device(u_char bus
, u_char devfn
)
145 if (bus
== 0 && PCI_SLOT(devfn
) == 0)
146 return PCIBIOS_DEVICE_NOT_FOUND
;
148 return PCIBIOS_SUCCESSFUL
;
151 int __init
add_bridge(struct device_node
*dev
)
154 struct pci_controller
*hose
;
155 struct resource rsrc
;
156 const int *bus_range
;
160 DBG("Adding PCIE host bridge %s\n", dev
->full_name
);
162 /* Fetch host bridge registers address */
163 has_address
= (of_address_to_resource(dev
, 0, &rsrc
) == 0);
165 /* Get bus range if any */
166 bus_range
= get_property(dev
, "bus-range", &len
);
167 if (bus_range
== NULL
|| len
< 2 * sizeof(int))
168 printk(KERN_WARNING
"Can't get bus-range for %s, assume"
169 " bus 0\n", dev
->full_name
);
171 hose
= pcibios_alloc_controller();
174 hose
->arch_data
= dev
;
175 hose
->set_cfg_type
= 1;
177 /* last_busno = 0xfe cause by MPC8641 PCIE bug */
178 hose
->first_busno
= bus_range
? bus_range
[0] : 0x0;
179 hose
->last_busno
= bus_range
? bus_range
[1] : 0xfe;
181 setup_indirect_pcie(hose
, rsrc
.start
, rsrc
.start
+ 0x4);
183 /* Setup the PCIE host controller. */
184 mpc86xx_setup_pcie(hose
, rsrc
.start
, rsrc
.end
- rsrc
.start
+ 1);
186 if ((rsrc
.start
& 0xfffff) == 0x8000)
189 printk(KERN_INFO
"Found MPC86xx PCIE host bridge at 0x%08lx. "
190 "Firmware bus number: %d->%d\n",
191 (unsigned long) rsrc
.start
,
192 hose
->first_busno
, hose
->last_busno
);
194 DBG(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
195 hose
, hose
->cfg_addr
, hose
->cfg_data
);
197 /* Interpret the "ranges" property */
198 /* This also maps the I/O region and sets isa_io/mem_base */
199 pci_process_bridge_OF_ranges(hose
, dev
, primary
);
201 /* Setup PEX window registers */
202 setup_pcie_atmu(hose
, &rsrc
);