2 * arch/sh/kernel/timers/timer-tmu.c - TMU Timer Support
4 * Copyright (C) 2005 Paul Mundt
6 * TMU handling code hacked out of arch/sh/kernel/time.c
8 * Copyright (C) 1999 Tetsuya Okada & Niibe Yutaka
9 * Copyright (C) 2000 Philipp Rumpf <prumpf@tux.org>
10 * Copyright (C) 2002, 2003, 2004 Paul Mundt
11 * Copyright (C) 2002 M. R. Brown <mrbrown@linux-sh.org>
13 * This file is subject to the terms and conditions of the GNU General Public
14 * License. See the file "COPYING" in the main directory of this archive
17 #include <linux/init.h>
18 #include <linux/kernel.h>
19 #include <linux/interrupt.h>
20 #include <linux/seqlock.h>
21 #include <asm/timer.h>
25 #include <asm/clock.h>
27 #define TMU_TOCR_INIT 0x00
28 #define TMU0_TCR_INIT 0x0020
29 #define TMU_TSTR_INIT 1
31 #define TMU0_TCR_CALIB 0x0000
33 static unsigned long tmu_timer_get_offset(void)
36 static int count_p
= 0x7fffffff; /* for the first call after boot */
37 static unsigned long jiffies_p
= 0;
40 * cache volatile jiffies temporarily; we have IRQs turned off.
42 unsigned long jiffies_t
;
44 /* timer count may underflow right here */
45 count
= ctrl_inl(TMU0_TCNT
); /* read the latched count */
50 * avoiding timer inconsistencies (they are rare, but they happen)...
51 * there is one kind of problem that must be avoided here:
52 * 1. the timer counter underflows
55 if (jiffies_t
== jiffies_p
) {
56 if (count
> count_p
) {
58 if (ctrl_inw(TMU0_TCR
) & 0x100) { /* Check UNF bit */
61 printk("%s (): hardware timer problem?\n",
66 jiffies_p
= jiffies_t
;
70 count
= ((LATCH
-1) - count
) * TICK_SIZE
;
71 count
= (count
+ LATCH
/2) / LATCH
;
76 static irqreturn_t
tmu_timer_interrupt(int irq
, void *dummy
)
78 unsigned long timer_status
;
81 timer_status
= ctrl_inw(TMU0_TCR
);
82 timer_status
&= ~0x100;
83 ctrl_outw(timer_status
, TMU0_TCR
);
86 * Here we are in the timer irq handler. We just have irqs locally
87 * disabled but we don't know if the timer_bh is running on the other
88 * CPU. We need to avoid to SMP race with it. NOTE: we don' t need
89 * the irq version of write_lock because as just said we have irq
90 * locally disabled. -arca
92 write_seqlock(&xtime_lock
);
94 write_sequnlock(&xtime_lock
);
99 static struct irqaction tmu_irq
= {
101 .handler
= tmu_timer_interrupt
,
102 .flags
= IRQF_DISABLED
| IRQF_TIMER
,
103 .mask
= CPU_MASK_NONE
,
106 static void tmu_clk_init(struct clk
*clk
)
108 u8 divisor
= TMU0_TCR_INIT
& 0x7;
109 ctrl_outw(TMU0_TCR_INIT
, TMU0_TCR
);
110 clk
->rate
= clk
->parent
->rate
/ (4 << (divisor
<< 1));
113 static void tmu_clk_recalc(struct clk
*clk
)
115 u8 divisor
= ctrl_inw(TMU0_TCR
) & 0x7;
116 clk
->rate
= clk
->parent
->rate
/ (4 << (divisor
<< 1));
119 static struct clk_ops tmu_clk_ops
= {
120 .init
= tmu_clk_init
,
121 .recalc
= tmu_clk_recalc
,
124 static struct clk tmu0_clk
= {
129 static int tmu_timer_start(void)
131 ctrl_outb(TMU_TSTR_INIT
, TMU_TSTR
);
135 static int tmu_timer_stop(void)
137 ctrl_outb(0, TMU_TSTR
);
141 static int tmu_timer_init(void)
143 unsigned long interval
;
145 setup_irq(CONFIG_SH_TIMER_IRQ
, &tmu_irq
);
147 tmu0_clk
.parent
= clk_get(NULL
, "module_clk");
151 #if !defined(CONFIG_CPU_SUBTYPE_SH7300) && !defined(CONFIG_CPU_SUBTYPE_SH7760)
152 ctrl_outb(TMU_TOCR_INIT
, TMU_TOCR
);
155 clk_register(&tmu0_clk
);
156 clk_enable(&tmu0_clk
);
158 interval
= (clk_get_rate(&tmu0_clk
) + HZ
/ 2) / HZ
;
159 printk(KERN_INFO
"Interval = %ld\n", interval
);
161 ctrl_outl(interval
, TMU0_TCOR
);
162 ctrl_outl(interval
, TMU0_TCNT
);
169 struct sys_timer_ops tmu_timer_ops
= {
170 .init
= tmu_timer_init
,
171 .start
= tmu_timer_start
,
172 .stop
= tmu_timer_stop
,
173 #ifndef CONFIG_GENERIC_TIME
174 .get_offset
= tmu_timer_get_offset
,
178 struct sys_timer tmu_timer
= {
180 .ops
= &tmu_timer_ops
,