2 * TXx9 SPI controller driver.
4 * Based on linux/arch/mips/tx4938/toshiba_rbtx4938/spi_txx9.c
5 * Copyright (C) 2000-2001 Toshiba Corporation
7 * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
8 * terms of the GNU General Public License version 2. This program is
9 * licensed "as is" without any warranty of any kind, whether express
12 * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
14 * Convert to generic SPI framework - Atsushi Nemoto (anemo@mba.ocn.ne.jp)
16 #include <linux/init.h>
17 #include <linux/delay.h>
18 #include <linux/errno.h>
19 #include <linux/interrupt.h>
20 #include <linux/platform_device.h>
21 #include <linux/sched.h>
22 #include <linux/spinlock.h>
23 #include <linux/workqueue.h>
24 #include <linux/spi/spi.h>
25 #include <linux/err.h>
26 #include <linux/clk.h>
28 #include <linux/module.h>
29 #include <linux/gpio.h>
32 #define SPI_FIFO_SIZE 4
33 #define SPI_MAX_DIVIDER 0xff /* Max. value for SPCR1.SER */
34 #define SPI_MIN_DIVIDER 1 /* Min. value for SPCR1.SER */
36 #define TXx9_SPMCR 0x00
37 #define TXx9_SPCR0 0x04
38 #define TXx9_SPCR1 0x08
39 #define TXx9_SPFS 0x0c
40 #define TXx9_SPSR 0x14
41 #define TXx9_SPDR 0x18
43 /* SPMCR : SPI Master Control */
44 #define TXx9_SPMCR_OPMODE 0xc0
45 #define TXx9_SPMCR_CONFIG 0x40
46 #define TXx9_SPMCR_ACTIVE 0x80
47 #define TXx9_SPMCR_SPSTP 0x02
48 #define TXx9_SPMCR_BCLR 0x01
50 /* SPCR0 : SPI Control 0 */
51 #define TXx9_SPCR0_TXIFL_MASK 0xc000
52 #define TXx9_SPCR0_RXIFL_MASK 0x3000
53 #define TXx9_SPCR0_SIDIE 0x0800
54 #define TXx9_SPCR0_SOEIE 0x0400
55 #define TXx9_SPCR0_RBSIE 0x0200
56 #define TXx9_SPCR0_TBSIE 0x0100
57 #define TXx9_SPCR0_IFSPSE 0x0010
58 #define TXx9_SPCR0_SBOS 0x0004
59 #define TXx9_SPCR0_SPHA 0x0002
60 #define TXx9_SPCR0_SPOL 0x0001
62 /* SPSR : SPI Status */
63 #define TXx9_SPSR_TBSI 0x8000
64 #define TXx9_SPSR_RBSI 0x4000
65 #define TXx9_SPSR_TBS_MASK 0x3800
66 #define TXx9_SPSR_RBS_MASK 0x0700
67 #define TXx9_SPSR_SPOE 0x0080
68 #define TXx9_SPSR_IFSD 0x0008
69 #define TXx9_SPSR_SIDLE 0x0004
70 #define TXx9_SPSR_STRDY 0x0002
71 #define TXx9_SPSR_SRRDY 0x0001
75 struct workqueue_struct
*workqueue
;
76 struct work_struct work
;
77 spinlock_t lock
; /* protect 'queue' */
78 struct list_head queue
;
79 wait_queue_head_t waitq
;
80 void __iomem
*membase
;
84 int last_chipselect_val
;
87 static u32
txx9spi_rd(struct txx9spi
*c
, int reg
)
89 return __raw_readl(c
->membase
+ reg
);
91 static void txx9spi_wr(struct txx9spi
*c
, u32 val
, int reg
)
93 __raw_writel(val
, c
->membase
+ reg
);
96 static void txx9spi_cs_func(struct spi_device
*spi
, struct txx9spi
*c
,
97 int on
, unsigned int cs_delay
)
99 int val
= (spi
->mode
& SPI_CS_HIGH
) ? on
: !on
;
101 /* deselect the chip with cs_change hint in last transfer */
102 if (c
->last_chipselect
>= 0)
103 gpio_set_value(c
->last_chipselect
,
104 !c
->last_chipselect_val
);
105 c
->last_chipselect
= spi
->chip_select
;
106 c
->last_chipselect_val
= val
;
108 c
->last_chipselect
= -1;
109 ndelay(cs_delay
); /* CS Hold Time */
111 gpio_set_value(spi
->chip_select
, val
);
112 ndelay(cs_delay
); /* CS Setup Time / CS Recovery Time */
115 static int txx9spi_setup(struct spi_device
*spi
)
117 struct txx9spi
*c
= spi_master_get_devdata(spi
->master
);
119 if (!spi
->max_speed_hz
)
122 if (gpio_direction_output(spi
->chip_select
,
123 !(spi
->mode
& SPI_CS_HIGH
))) {
124 dev_err(&spi
->dev
, "Cannot setup GPIO for chipselect.\n");
130 txx9spi_cs_func(spi
, c
, 0, (NSEC_PER_SEC
/ 2) / spi
->max_speed_hz
);
131 spin_unlock(&c
->lock
);
136 static irqreturn_t
txx9spi_interrupt(int irq
, void *dev_id
)
138 struct txx9spi
*c
= dev_id
;
140 /* disable rx intr */
141 txx9spi_wr(c
, txx9spi_rd(c
, TXx9_SPCR0
) & ~TXx9_SPCR0_RBSIE
,
147 static void txx9spi_work_one(struct txx9spi
*c
, struct spi_message
*m
)
149 struct spi_device
*spi
= m
->spi
;
150 struct spi_transfer
*t
;
151 unsigned int cs_delay
;
152 unsigned int cs_change
= 1;
155 u32 prev_speed_hz
= 0;
156 u8 prev_bits_per_word
= 0;
158 /* CS setup/hold/recovery time in nsec */
159 cs_delay
= 100 + (NSEC_PER_SEC
/ 2) / spi
->max_speed_hz
;
161 mcr
= txx9spi_rd(c
, TXx9_SPMCR
);
162 if (unlikely((mcr
& TXx9_SPMCR_OPMODE
) == TXx9_SPMCR_ACTIVE
)) {
163 dev_err(&spi
->dev
, "Bad mode.\n");
167 mcr
&= ~(TXx9_SPMCR_OPMODE
| TXx9_SPMCR_SPSTP
| TXx9_SPMCR_BCLR
);
169 /* enter config mode */
170 txx9spi_wr(c
, mcr
| TXx9_SPMCR_CONFIG
| TXx9_SPMCR_BCLR
, TXx9_SPMCR
);
171 txx9spi_wr(c
, TXx9_SPCR0_SBOS
172 | ((spi
->mode
& SPI_CPOL
) ? TXx9_SPCR0_SPOL
: 0)
173 | ((spi
->mode
& SPI_CPHA
) ? TXx9_SPCR0_SPHA
: 0)
177 list_for_each_entry(t
, &m
->transfers
, transfer_list
) {
178 const void *txbuf
= t
->tx_buf
;
179 void *rxbuf
= t
->rx_buf
;
181 unsigned int len
= t
->len
;
183 u32 speed_hz
= t
->speed_hz
? : spi
->max_speed_hz
;
184 u8 bits_per_word
= t
->bits_per_word
;
186 wsize
= bits_per_word
>> 3; /* in bytes */
188 if (prev_speed_hz
!= speed_hz
189 || prev_bits_per_word
!= bits_per_word
) {
190 int n
= DIV_ROUND_UP(c
->baseclk
, speed_hz
) - 1;
191 n
= clamp(n
, SPI_MIN_DIVIDER
, SPI_MAX_DIVIDER
);
192 /* enter config mode */
193 txx9spi_wr(c
, mcr
| TXx9_SPMCR_CONFIG
| TXx9_SPMCR_BCLR
,
195 txx9spi_wr(c
, (n
<< 8) | bits_per_word
, TXx9_SPCR1
);
196 /* enter active mode */
197 txx9spi_wr(c
, mcr
| TXx9_SPMCR_ACTIVE
, TXx9_SPMCR
);
199 prev_speed_hz
= speed_hz
;
200 prev_bits_per_word
= bits_per_word
;
204 txx9spi_cs_func(spi
, c
, 1, cs_delay
);
205 cs_change
= t
->cs_change
;
207 unsigned int count
= SPI_FIFO_SIZE
;
211 if (len
< count
* wsize
)
213 /* now tx must be idle... */
214 while (!(txx9spi_rd(c
, TXx9_SPSR
) & TXx9_SPSR_SIDLE
))
216 cr0
= txx9spi_rd(c
, TXx9_SPCR0
);
217 cr0
&= ~TXx9_SPCR0_RXIFL_MASK
;
218 cr0
|= (count
- 1) << 12;
220 cr0
|= TXx9_SPCR0_RBSIE
;
221 txx9spi_wr(c
, cr0
, TXx9_SPCR0
);
223 for (i
= 0; i
< count
; i
++) {
227 : *(const u16
*)txbuf
;
228 txx9spi_wr(c
, data
, TXx9_SPDR
);
231 txx9spi_wr(c
, 0, TXx9_SPDR
);
233 /* wait all rx data */
235 txx9spi_rd(c
, TXx9_SPSR
) & TXx9_SPSR_RBSI
);
237 for (i
= 0; i
< count
; i
++) {
238 data
= txx9spi_rd(c
, TXx9_SPDR
);
243 *(u16
*)rxbuf
= data
;
247 len
-= count
* wsize
;
249 m
->actual_length
+= t
->len
;
251 udelay(t
->delay_usecs
);
255 if (t
->transfer_list
.next
== &m
->transfers
)
257 /* sometimes a short mid-message deselect of the chip
258 * may be needed to terminate a mode or command
260 txx9spi_cs_func(spi
, c
, 0, cs_delay
);
265 m
->complete(m
->context
);
267 /* normally deactivate chipselect ... unless no error and
268 * cs_change has hinted that the next message will probably
269 * be for this chip too.
271 if (!(status
== 0 && cs_change
))
272 txx9spi_cs_func(spi
, c
, 0, cs_delay
);
274 /* enter config mode */
275 txx9spi_wr(c
, mcr
| TXx9_SPMCR_CONFIG
| TXx9_SPMCR_BCLR
, TXx9_SPMCR
);
278 static void txx9spi_work(struct work_struct
*work
)
280 struct txx9spi
*c
= container_of(work
, struct txx9spi
, work
);
283 spin_lock_irqsave(&c
->lock
, flags
);
284 while (!list_empty(&c
->queue
)) {
285 struct spi_message
*m
;
287 m
= container_of(c
->queue
.next
, struct spi_message
, queue
);
288 list_del_init(&m
->queue
);
289 spin_unlock_irqrestore(&c
->lock
, flags
);
291 txx9spi_work_one(c
, m
);
293 spin_lock_irqsave(&c
->lock
, flags
);
295 spin_unlock_irqrestore(&c
->lock
, flags
);
298 static int txx9spi_transfer(struct spi_device
*spi
, struct spi_message
*m
)
300 struct spi_master
*master
= spi
->master
;
301 struct txx9spi
*c
= spi_master_get_devdata(master
);
302 struct spi_transfer
*t
;
305 m
->actual_length
= 0;
307 /* check each transfer's parameters */
308 list_for_each_entry(t
, &m
->transfers
, transfer_list
) {
309 if (!t
->tx_buf
&& !t
->rx_buf
&& t
->len
)
313 spin_lock_irqsave(&c
->lock
, flags
);
314 list_add_tail(&m
->queue
, &c
->queue
);
315 queue_work(c
->workqueue
, &c
->work
);
316 spin_unlock_irqrestore(&c
->lock
, flags
);
321 static int txx9spi_probe(struct platform_device
*dev
)
323 struct spi_master
*master
;
325 struct resource
*res
;
330 master
= spi_alloc_master(&dev
->dev
, sizeof(*c
));
333 c
= spi_master_get_devdata(master
);
334 platform_set_drvdata(dev
, master
);
336 INIT_WORK(&c
->work
, txx9spi_work
);
337 spin_lock_init(&c
->lock
);
338 INIT_LIST_HEAD(&c
->queue
);
339 init_waitqueue_head(&c
->waitq
);
341 c
->clk
= devm_clk_get(&dev
->dev
, "spi-baseclk");
342 if (IS_ERR(c
->clk
)) {
343 ret
= PTR_ERR(c
->clk
);
347 ret
= clk_enable(c
->clk
);
352 c
->baseclk
= clk_get_rate(c
->clk
);
353 master
->min_speed_hz
= DIV_ROUND_UP(c
->baseclk
, SPI_MAX_DIVIDER
+ 1);
354 master
->max_speed_hz
= c
->baseclk
/ (SPI_MIN_DIVIDER
+ 1);
356 res
= platform_get_resource(dev
, IORESOURCE_MEM
, 0);
357 c
->membase
= devm_ioremap_resource(&dev
->dev
, res
);
358 if (IS_ERR(c
->membase
))
361 /* enter config mode */
362 mcr
= txx9spi_rd(c
, TXx9_SPMCR
);
363 mcr
&= ~(TXx9_SPMCR_OPMODE
| TXx9_SPMCR_SPSTP
| TXx9_SPMCR_BCLR
);
364 txx9spi_wr(c
, mcr
| TXx9_SPMCR_CONFIG
| TXx9_SPMCR_BCLR
, TXx9_SPMCR
);
366 irq
= platform_get_irq(dev
, 0);
369 ret
= devm_request_irq(&dev
->dev
, irq
, txx9spi_interrupt
, 0,
374 c
->workqueue
= create_singlethread_workqueue(
375 dev_name(master
->dev
.parent
));
378 c
->last_chipselect
= -1;
380 dev_info(&dev
->dev
, "at %#llx, irq %d, %dMHz\n",
381 (unsigned long long)res
->start
, irq
,
382 (c
->baseclk
+ 500000) / 1000000);
384 /* the spi->mode bits understood by this driver: */
385 master
->mode_bits
= SPI_CS_HIGH
| SPI_CPOL
| SPI_CPHA
;
387 master
->bus_num
= dev
->id
;
388 master
->setup
= txx9spi_setup
;
389 master
->transfer
= txx9spi_transfer
;
390 master
->num_chipselect
= (u16
)UINT_MAX
; /* any GPIO numbers */
391 master
->bits_per_word_mask
= SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
393 ret
= devm_spi_register_master(&dev
->dev
, master
);
401 destroy_workqueue(c
->workqueue
);
404 spi_master_put(master
);
408 static int txx9spi_remove(struct platform_device
*dev
)
410 struct spi_master
*master
= platform_get_drvdata(dev
);
411 struct txx9spi
*c
= spi_master_get_devdata(master
);
413 destroy_workqueue(c
->workqueue
);
418 /* work with hotplug and coldplug */
419 MODULE_ALIAS("platform:spi_txx9");
421 static struct platform_driver txx9spi_driver
= {
422 .probe
= txx9spi_probe
,
423 .remove
= txx9spi_remove
,
426 .owner
= THIS_MODULE
,
430 static int __init
txx9spi_init(void)
432 return platform_driver_register(&txx9spi_driver
);
434 subsys_initcall(txx9spi_init
);
436 static void __exit
txx9spi_exit(void)
438 platform_driver_unregister(&txx9spi_driver
);
440 module_exit(txx9spi_exit
);
442 MODULE_DESCRIPTION("TXx9 SPI Driver");
443 MODULE_LICENSE("GPL");