2 * linux/arch/arm/mach-at91rm9200/gpio.c
4 * Copyright (C) 2005 HP Labs
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
12 #include <linux/clk.h>
13 #include <linux/errno.h>
14 #include <linux/interrupt.h>
15 #include <linux/irq.h>
16 #include <linux/kernel.h>
17 #include <linux/list.h>
18 #include <linux/module.h>
21 #include <asm/hardware.h>
22 #include <asm/arch/at91_pio.h>
23 #include <asm/arch/gpio.h>
28 static struct at91_gpio_bank
*gpio
;
29 static int gpio_banks
;
32 static inline void __iomem
*pin_to_controller(unsigned pin
)
34 void __iomem
*sys_base
= (void __iomem
*) AT91_VA_BASE_SYS
;
38 if (likely(pin
< gpio_banks
))
39 return sys_base
+ gpio
[pin
].offset
;
44 static inline unsigned pin_to_mask(unsigned pin
)
47 return 1 << (pin
% 32);
51 /*--------------------------------------------------------------------------*/
53 /* Not all hardware capabilities are exposed through these calls; they
54 * only encapsulate the most common features and modes. (So if you
55 * want to change signals in groups, do it directly.)
57 * Bootloaders will usually handle some of the pin multiplexing setup.
58 * The intent is certainly that by the time Linux is fully booted, all
59 * pins should have been fully initialized. These setup calls should
60 * only be used by board setup routines, or possibly in driver probe().
62 * For bootloaders doing all that setup, these calls could be inlined
63 * as NOPs so Linux won't duplicate any setup code
68 * mux the pin to the "A" internal peripheral role.
70 int __init_or_module
at91_set_A_periph(unsigned pin
, int use_pullup
)
72 void __iomem
*pio
= pin_to_controller(pin
);
73 unsigned mask
= pin_to_mask(pin
);
78 __raw_writel(mask
, pio
+ PIO_IDR
);
79 __raw_writel(mask
, pio
+ (use_pullup
? PIO_PUER
: PIO_PUDR
));
80 __raw_writel(mask
, pio
+ PIO_ASR
);
81 __raw_writel(mask
, pio
+ PIO_PDR
);
84 EXPORT_SYMBOL(at91_set_A_periph
);
88 * mux the pin to the "B" internal peripheral role.
90 int __init_or_module
at91_set_B_periph(unsigned pin
, int use_pullup
)
92 void __iomem
*pio
= pin_to_controller(pin
);
93 unsigned mask
= pin_to_mask(pin
);
98 __raw_writel(mask
, pio
+ PIO_IDR
);
99 __raw_writel(mask
, pio
+ (use_pullup
? PIO_PUER
: PIO_PUDR
));
100 __raw_writel(mask
, pio
+ PIO_BSR
);
101 __raw_writel(mask
, pio
+ PIO_PDR
);
104 EXPORT_SYMBOL(at91_set_B_periph
);
108 * mux the pin to the gpio controller (instead of "A" or "B" peripheral), and
109 * configure it for an input.
111 int __init_or_module
at91_set_gpio_input(unsigned pin
, int use_pullup
)
113 void __iomem
*pio
= pin_to_controller(pin
);
114 unsigned mask
= pin_to_mask(pin
);
119 __raw_writel(mask
, pio
+ PIO_IDR
);
120 __raw_writel(mask
, pio
+ (use_pullup
? PIO_PUER
: PIO_PUDR
));
121 __raw_writel(mask
, pio
+ PIO_ODR
);
122 __raw_writel(mask
, pio
+ PIO_PER
);
125 EXPORT_SYMBOL(at91_set_gpio_input
);
129 * mux the pin to the gpio controller (instead of "A" or "B" peripheral),
130 * and configure it for an output.
132 int __init_or_module
at91_set_gpio_output(unsigned pin
, int value
)
134 void __iomem
*pio
= pin_to_controller(pin
);
135 unsigned mask
= pin_to_mask(pin
);
140 __raw_writel(mask
, pio
+ PIO_IDR
);
141 __raw_writel(mask
, pio
+ PIO_PUDR
);
142 __raw_writel(mask
, pio
+ (value
? PIO_SODR
: PIO_CODR
));
143 __raw_writel(mask
, pio
+ PIO_OER
);
144 __raw_writel(mask
, pio
+ PIO_PER
);
147 EXPORT_SYMBOL(at91_set_gpio_output
);
151 * enable/disable the glitch filter; mostly used with IRQ handling.
153 int __init_or_module
at91_set_deglitch(unsigned pin
, int is_on
)
155 void __iomem
*pio
= pin_to_controller(pin
);
156 unsigned mask
= pin_to_mask(pin
);
160 __raw_writel(mask
, pio
+ (is_on
? PIO_IFER
: PIO_IFDR
));
163 EXPORT_SYMBOL(at91_set_deglitch
);
166 * enable/disable the multi-driver; This is only valid for output and
167 * allows the output pin to run as an open collector output.
169 int __init_or_module
at91_set_multi_drive(unsigned pin
, int is_on
)
171 void __iomem
*pio
= pin_to_controller(pin
);
172 unsigned mask
= pin_to_mask(pin
);
177 __raw_writel(mask
, pio
+ (is_on
? PIO_MDER
: PIO_MDDR
));
180 EXPORT_SYMBOL(at91_set_multi_drive
);
182 /*--------------------------------------------------------------------------*/
185 * assuming the pin is muxed as a gpio output, set its value.
187 int at91_set_gpio_value(unsigned pin
, int value
)
189 void __iomem
*pio
= pin_to_controller(pin
);
190 unsigned mask
= pin_to_mask(pin
);
194 __raw_writel(mask
, pio
+ (value
? PIO_SODR
: PIO_CODR
));
197 EXPORT_SYMBOL(at91_set_gpio_value
);
201 * read the pin's value (works even if it's not muxed as a gpio).
203 int at91_get_gpio_value(unsigned pin
)
205 void __iomem
*pio
= pin_to_controller(pin
);
206 unsigned mask
= pin_to_mask(pin
);
211 pdsr
= __raw_readl(pio
+ PIO_PDSR
);
212 return (pdsr
& mask
) != 0;
214 EXPORT_SYMBOL(at91_get_gpio_value
);
216 /*--------------------------------------------------------------------------*/
220 static u32 wakeups
[MAX_GPIO_BANKS
];
221 static u32 backups
[MAX_GPIO_BANKS
];
223 static int gpio_irq_set_wake(unsigned pin
, unsigned state
)
225 unsigned mask
= pin_to_mask(pin
);
226 unsigned bank
= (pin
- PIN_BASE
) / 32;
228 if (unlikely(bank
>= MAX_GPIO_BANKS
))
232 wakeups
[bank
] |= mask
;
234 wakeups
[bank
] &= ~mask
;
236 set_irq_wake(gpio
[bank
].id
, state
);
241 void at91_gpio_suspend(void)
245 for (i
= 0; i
< gpio_banks
; i
++) {
246 u32 pio
= gpio
[i
].offset
;
248 backups
[i
] = at91_sys_read(pio
+ PIO_IMR
);
249 at91_sys_write(pio
+ PIO_IDR
, backups
[i
]);
250 at91_sys_write(pio
+ PIO_IER
, wakeups
[i
]);
253 clk_disable(gpio
[i
].clock
);
255 #ifdef CONFIG_PM_DEBUG
256 printk(KERN_DEBUG
"GPIO-%c may wake for %08x\n", 'A'+i
, wakeups
[i
]);
262 void at91_gpio_resume(void)
266 for (i
= 0; i
< gpio_banks
; i
++) {
267 u32 pio
= gpio
[i
].offset
;
270 clk_enable(gpio
[i
].clock
);
272 at91_sys_write(pio
+ PIO_IDR
, wakeups
[i
]);
273 at91_sys_write(pio
+ PIO_IER
, backups
[i
]);
278 #define gpio_irq_set_wake NULL
282 /* Several AIC controller irqs are dispatched through this GPIO handler.
283 * To use any AT91_PIN_* as an externally triggered IRQ, first call
284 * at91_set_gpio_input() then maybe enable its glitch filter.
285 * Then just request_irq() with the pin ID; it works like any ARM IRQ
286 * handler, though it always triggers on rising and falling edges.
288 * Alternatively, certain pins may be used directly as IRQ0..IRQ6 after
289 * configuring them with at91_set_a_periph() or at91_set_b_periph().
290 * IRQ0..IRQ6 should be configurable, e.g. level vs edge triggering.
293 static void gpio_irq_mask(unsigned pin
)
295 void __iomem
*pio
= pin_to_controller(pin
);
296 unsigned mask
= pin_to_mask(pin
);
299 __raw_writel(mask
, pio
+ PIO_IDR
);
302 static void gpio_irq_unmask(unsigned pin
)
304 void __iomem
*pio
= pin_to_controller(pin
);
305 unsigned mask
= pin_to_mask(pin
);
308 __raw_writel(mask
, pio
+ PIO_IER
);
311 static int gpio_irq_type(unsigned pin
, unsigned type
)
313 return (type
== IRQT_BOTHEDGE
) ? 0 : -EINVAL
;
316 static struct irq_chip gpio_irqchip
= {
318 .mask
= gpio_irq_mask
,
319 .unmask
= gpio_irq_unmask
,
320 .set_type
= gpio_irq_type
,
321 .set_wake
= gpio_irq_set_wake
,
324 static void gpio_irq_handler(unsigned irq
, struct irq_desc
*desc
)
327 struct irq_desc
*gpio
;
331 pio
= get_irq_chip_data(irq
);
333 /* temporarily mask (level sensitive) parent IRQ */
334 desc
->chip
->ack(irq
);
336 /* reading ISR acks the pending (edge triggered) GPIO interrupt */
337 isr
= __raw_readl(pio
+ PIO_ISR
) & __raw_readl(pio
+ PIO_IMR
);
341 pin
= (unsigned) get_irq_data(irq
);
342 gpio
= &irq_desc
[pin
];
346 if (unlikely(gpio
->depth
)) {
348 * The core ARM interrupt handler lazily disables IRQs so
349 * another IRQ must be generated before it actually gets
350 * here to be disabled on the GPIO controller.
355 desc_handle_irq(pin
, gpio
);
362 desc
->chip
->unmask(irq
);
363 /* now it may re-trigger */
366 /*--------------------------------------------------------------------------*/
369 * Called from the processor-specific init to enable GPIO interrupt support.
371 void __init
at91_gpio_irq_setup(void)
375 for (pioc
= 0, pin
= PIN_BASE
;
378 void __iomem
*controller
;
379 unsigned id
= gpio
[pioc
].id
;
382 clk_enable(gpio
[pioc
].clock
); /* enable PIO controller's clock */
384 controller
= (void __iomem
*) AT91_VA_BASE_SYS
+ gpio
[pioc
].offset
;
385 __raw_writel(~0, controller
+ PIO_IDR
);
387 set_irq_data(id
, (void *) pin
);
388 set_irq_chip_data(id
, controller
);
390 for (i
= 0; i
< 32; i
++, pin
++) {
392 * Can use the "simple" and not "edge" handler since it's
393 * shorter, and the AIC handles interupts sanely.
395 set_irq_chip(pin
, &gpio_irqchip
);
396 set_irq_handler(pin
, handle_simple_irq
);
397 set_irq_flags(pin
, IRQF_VALID
);
400 set_irq_chained_handler(id
, gpio_irq_handler
);
402 pr_info("AT91: %d gpio irqs in %d banks\n", pin
- PIN_BASE
, gpio_banks
);
406 * Called from the processor-specific init to enable GPIO pin support.
408 void __init
at91_gpio_init(struct at91_gpio_bank
*data
, int nr_banks
)
410 BUG_ON(nr_banks
> MAX_GPIO_BANKS
);
413 gpio_banks
= nr_banks
;