2 * intel_mid_dma.c - Intel Langwell DMA Drivers
4 * Copyright (C) 2008-10 Intel Corp
5 * Author: Vinod Koul <vinod.koul@intel.com>
6 * The driver design is based on dw_dmac driver
7 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
18 * You should have received a copy of the GNU General Public License along
19 * with this program; if not, write to the Free Software Foundation, Inc.,
20 * 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
22 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
26 #include <linux/pci.h>
27 #include <linux/interrupt.h>
28 #include <linux/pm_runtime.h>
29 #include <linux/intel_mid_dma.h>
30 #include <linux/module.h>
32 #define MAX_CHAN 4 /*max ch across controllers*/
33 #include "intel_mid_dma_regs.h"
35 #define INTEL_MID_DMAC1_ID 0x0814
36 #define INTEL_MID_DMAC2_ID 0x0813
37 #define INTEL_MID_GP_DMAC2_ID 0x0827
38 #define INTEL_MFLD_DMAC1_ID 0x0830
39 #define LNW_PERIPHRAL_MASK_BASE 0xFFAE8008
40 #define LNW_PERIPHRAL_MASK_SIZE 0x10
41 #define LNW_PERIPHRAL_STATUS 0x0
42 #define LNW_PERIPHRAL_MASK 0x8
44 struct intel_mid_dma_probe_info
{
51 #define INFO(_max_chan, _ch_base, _block_size, _pimr_mask) \
52 ((kernel_ulong_t)&(struct intel_mid_dma_probe_info) { \
53 .max_chan = (_max_chan), \
54 .ch_base = (_ch_base), \
55 .block_size = (_block_size), \
56 .pimr_mask = (_pimr_mask), \
59 /*****************************************************************************
62 * get_ch_index - convert status to channel
63 * @status: status mask
64 * @base: dma ch base value
66 * Modify the status mask and return the channel index needing
67 * attention (or -1 if neither)
69 static int get_ch_index(int *status
, unsigned int base
)
72 for (i
= 0; i
< MAX_CHAN
; i
++) {
73 if (*status
& (1 << (i
+ base
))) {
74 *status
= *status
& ~(1 << (i
+ base
));
75 pr_debug("MDMA: index %d New status %x\n", i
, *status
);
83 * get_block_ts - calculates dma transaction length
84 * @len: dma transfer length
85 * @tx_width: dma transfer src width
86 * @block_size: dma controller max block size
88 * Based on src width calculate the DMA trsaction length in data items
89 * return data items or FFFF if exceeds max length for block
91 static int get_block_ts(int len
, int tx_width
, int block_size
)
93 int byte_width
= 0, block_ts
= 0;
96 case DMA_SLAVE_BUSWIDTH_1_BYTE
:
99 case DMA_SLAVE_BUSWIDTH_2_BYTES
:
102 case DMA_SLAVE_BUSWIDTH_4_BYTES
:
108 block_ts
= len
/byte_width
;
109 if (block_ts
> block_size
)
114 /*****************************************************************************
115 DMAC1 interrupt Functions*/
118 * dmac1_mask_periphral_intr - mask the periphral interrupt
119 * @mid: dma device for which masking is required
121 * Masks the DMA periphral interrupt
122 * this is valid for DMAC1 family controllers only
123 * This controller should have periphral mask registers already mapped
125 static void dmac1_mask_periphral_intr(struct middma_device
*mid
)
129 if (mid
->pimr_mask
) {
130 pimr
= readl(mid
->mask_reg
+ LNW_PERIPHRAL_MASK
);
131 pimr
|= mid
->pimr_mask
;
132 writel(pimr
, mid
->mask_reg
+ LNW_PERIPHRAL_MASK
);
138 * dmac1_unmask_periphral_intr - unmask the periphral interrupt
139 * @midc: dma channel for which masking is required
141 * UnMasks the DMA periphral interrupt,
142 * this is valid for DMAC1 family controllers only
143 * This controller should have periphral mask registers already mapped
145 static void dmac1_unmask_periphral_intr(struct intel_mid_dma_chan
*midc
)
148 struct middma_device
*mid
= to_middma_device(midc
->chan
.device
);
150 if (mid
->pimr_mask
) {
151 pimr
= readl(mid
->mask_reg
+ LNW_PERIPHRAL_MASK
);
152 pimr
&= ~mid
->pimr_mask
;
153 writel(pimr
, mid
->mask_reg
+ LNW_PERIPHRAL_MASK
);
159 * enable_dma_interrupt - enable the periphral interrupt
160 * @midc: dma channel for which enable interrupt is required
162 * Enable the DMA periphral interrupt,
163 * this is valid for DMAC1 family controllers only
164 * This controller should have periphral mask registers already mapped
166 static void enable_dma_interrupt(struct intel_mid_dma_chan
*midc
)
168 dmac1_unmask_periphral_intr(midc
);
171 iowrite32(UNMASK_INTR_REG(midc
->ch_id
), midc
->dma_base
+ MASK_TFR
);
172 iowrite32(UNMASK_INTR_REG(midc
->ch_id
), midc
->dma_base
+ MASK_ERR
);
177 * disable_dma_interrupt - disable the periphral interrupt
178 * @midc: dma channel for which disable interrupt is required
180 * Disable the DMA periphral interrupt,
181 * this is valid for DMAC1 family controllers only
182 * This controller should have periphral mask registers already mapped
184 static void disable_dma_interrupt(struct intel_mid_dma_chan
*midc
)
186 /*Check LPE PISR, make sure fwd is disabled*/
187 iowrite32(MASK_INTR_REG(midc
->ch_id
), midc
->dma_base
+ MASK_BLOCK
);
188 iowrite32(MASK_INTR_REG(midc
->ch_id
), midc
->dma_base
+ MASK_TFR
);
189 iowrite32(MASK_INTR_REG(midc
->ch_id
), midc
->dma_base
+ MASK_ERR
);
193 /*****************************************************************************
194 DMA channel helper Functions*/
196 * mid_desc_get - get a descriptor
197 * @midc: dma channel for which descriptor is required
199 * Obtain a descriptor for the channel. Returns NULL if none are free.
200 * Once the descriptor is returned it is private until put on another
203 static struct intel_mid_dma_desc
*midc_desc_get(struct intel_mid_dma_chan
*midc
)
205 struct intel_mid_dma_desc
*desc
, *_desc
;
206 struct intel_mid_dma_desc
*ret
= NULL
;
208 spin_lock_bh(&midc
->lock
);
209 list_for_each_entry_safe(desc
, _desc
, &midc
->free_list
, desc_node
) {
210 if (async_tx_test_ack(&desc
->txd
)) {
211 list_del(&desc
->desc_node
);
216 spin_unlock_bh(&midc
->lock
);
221 * mid_desc_put - put a descriptor
222 * @midc: dma channel for which descriptor is required
223 * @desc: descriptor to put
225 * Return a descriptor from lwn_desc_get back to the free pool
227 static void midc_desc_put(struct intel_mid_dma_chan
*midc
,
228 struct intel_mid_dma_desc
*desc
)
231 spin_lock_bh(&midc
->lock
);
232 list_add_tail(&desc
->desc_node
, &midc
->free_list
);
233 spin_unlock_bh(&midc
->lock
);
237 * midc_dostart - begin a DMA transaction
238 * @midc: channel for which txn is to be started
239 * @first: first descriptor of series
241 * Load a transaction into the engine. This must be called with midc->lock
242 * held and bh disabled.
244 static void midc_dostart(struct intel_mid_dma_chan
*midc
,
245 struct intel_mid_dma_desc
*first
)
247 struct middma_device
*mid
= to_middma_device(midc
->chan
.device
);
249 /* channel is idle */
250 if (midc
->busy
&& test_ch_en(midc
->dma_base
, midc
->ch_id
)) {
252 pr_err("ERR_MDMA: channel is busy in start\n");
253 /* The tasklet will hopefully advance the queue... */
257 /*write registers and en*/
258 iowrite32(first
->sar
, midc
->ch_regs
+ SAR
);
259 iowrite32(first
->dar
, midc
->ch_regs
+ DAR
);
260 iowrite32(first
->lli_phys
, midc
->ch_regs
+ LLP
);
261 iowrite32(first
->cfg_hi
, midc
->ch_regs
+ CFG_HIGH
);
262 iowrite32(first
->cfg_lo
, midc
->ch_regs
+ CFG_LOW
);
263 iowrite32(first
->ctl_lo
, midc
->ch_regs
+ CTL_LOW
);
264 iowrite32(first
->ctl_hi
, midc
->ch_regs
+ CTL_HIGH
);
265 pr_debug("MDMA:TX SAR %x,DAR %x,CFGL %x,CFGH %x,CTLH %x, CTLL %x\n",
266 (int)first
->sar
, (int)first
->dar
, first
->cfg_hi
,
267 first
->cfg_lo
, first
->ctl_hi
, first
->ctl_lo
);
268 first
->status
= DMA_IN_PROGRESS
;
270 iowrite32(ENABLE_CHANNEL(midc
->ch_id
), mid
->dma_base
+ DMA_CHAN_EN
);
274 * midc_descriptor_complete - process completed descriptor
275 * @midc: channel owning the descriptor
276 * @desc: the descriptor itself
278 * Process a completed descriptor and perform any callbacks upon
279 * the completion. The completion handling drops the lock during the
280 * callbacks but must be called with the lock held.
282 static void midc_descriptor_complete(struct intel_mid_dma_chan
*midc
,
283 struct intel_mid_dma_desc
*desc
)
284 __releases(&midc
->lock
) __acquires(&midc
->lock
)
286 struct dma_async_tx_descriptor
*txd
= &desc
->txd
;
287 dma_async_tx_callback callback_txd
= NULL
;
288 struct intel_mid_dma_lli
*llitem
;
289 void *param_txd
= NULL
;
291 midc
->completed
= txd
->cookie
;
292 callback_txd
= txd
->callback
;
293 param_txd
= txd
->callback_param
;
295 if (desc
->lli
!= NULL
) {
296 /*clear the DONE bit of completed LLI in memory*/
297 llitem
= desc
->lli
+ desc
->current_lli
;
298 llitem
->ctl_hi
&= CLEAR_DONE
;
299 if (desc
->current_lli
< desc
->lli_length
-1)
300 (desc
->current_lli
)++;
302 desc
->current_lli
= 0;
304 spin_unlock_bh(&midc
->lock
);
306 pr_debug("MDMA: TXD callback set ... calling\n");
307 callback_txd(param_txd
);
310 desc
->status
= DMA_SUCCESS
;
311 if (desc
->lli
!= NULL
) {
312 pci_pool_free(desc
->lli_pool
, desc
->lli
,
314 pci_pool_destroy(desc
->lli_pool
);
317 list_move(&desc
->desc_node
, &midc
->free_list
);
320 spin_lock_bh(&midc
->lock
);
324 * midc_scan_descriptors - check the descriptors in channel
325 * mark completed when tx is completete
327 * @midc: channel to scan
329 * Walk the descriptor chain for the device and process any entries
332 static void midc_scan_descriptors(struct middma_device
*mid
,
333 struct intel_mid_dma_chan
*midc
)
335 struct intel_mid_dma_desc
*desc
= NULL
, *_desc
= NULL
;
338 list_for_each_entry_safe(desc
, _desc
, &midc
->active_list
, desc_node
) {
339 if (desc
->status
== DMA_IN_PROGRESS
)
340 midc_descriptor_complete(midc
, desc
);
345 * midc_lli_fill_sg - Helper function to convert
346 * SG list to Linked List Items.
348 *@desc: DMA descriptor
349 *@sglist: Pointer to SG list
350 *@sglen: SG list length
351 *@flags: DMA transaction flags
353 * Walk through the SG list and convert the SG list into Linked
356 static int midc_lli_fill_sg(struct intel_mid_dma_chan
*midc
,
357 struct intel_mid_dma_desc
*desc
,
358 struct scatterlist
*sglist
,
362 struct intel_mid_dma_slave
*mids
;
363 struct scatterlist
*sg
;
364 dma_addr_t lli_next
, sg_phy_addr
;
365 struct intel_mid_dma_lli
*lli_bloc_desc
;
366 union intel_mid_dma_ctl_lo ctl_lo
;
367 union intel_mid_dma_ctl_hi ctl_hi
;
370 pr_debug("MDMA: Entered midc_lli_fill_sg\n");
371 mids
= midc
->mid_slave
;
373 lli_bloc_desc
= desc
->lli
;
374 lli_next
= desc
->lli_phys
;
376 ctl_lo
.ctl_lo
= desc
->ctl_lo
;
377 ctl_hi
.ctl_hi
= desc
->ctl_hi
;
378 for_each_sg(sglist
, sg
, sglen
, i
) {
379 /*Populate CTL_LOW and LLI values*/
380 if (i
!= sglen
- 1) {
381 lli_next
= lli_next
+
382 sizeof(struct intel_mid_dma_lli
);
384 /*Check for circular list, otherwise terminate LLI to ZERO*/
385 if (flags
& DMA_PREP_CIRCULAR_LIST
) {
386 pr_debug("MDMA: LLI is configured in circular mode\n");
387 lli_next
= desc
->lli_phys
;
390 ctl_lo
.ctlx
.llp_dst_en
= 0;
391 ctl_lo
.ctlx
.llp_src_en
= 0;
394 /*Populate CTL_HI values*/
395 ctl_hi
.ctlx
.block_ts
= get_block_ts(sg
->length
,
397 midc
->dma
->block_size
);
398 /*Populate SAR and DAR values*/
399 sg_phy_addr
= sg_phys(sg
);
400 if (desc
->dirn
== DMA_MEM_TO_DEV
) {
401 lli_bloc_desc
->sar
= sg_phy_addr
;
402 lli_bloc_desc
->dar
= mids
->dma_slave
.dst_addr
;
403 } else if (desc
->dirn
== DMA_DEV_TO_MEM
) {
404 lli_bloc_desc
->sar
= mids
->dma_slave
.src_addr
;
405 lli_bloc_desc
->dar
= sg_phy_addr
;
407 /*Copy values into block descriptor in system memroy*/
408 lli_bloc_desc
->llp
= lli_next
;
409 lli_bloc_desc
->ctl_lo
= ctl_lo
.ctl_lo
;
410 lli_bloc_desc
->ctl_hi
= ctl_hi
.ctl_hi
;
414 /*Copy very first LLI values to descriptor*/
415 desc
->ctl_lo
= desc
->lli
->ctl_lo
;
416 desc
->ctl_hi
= desc
->lli
->ctl_hi
;
417 desc
->sar
= desc
->lli
->sar
;
418 desc
->dar
= desc
->lli
->dar
;
422 /*****************************************************************************
423 DMA engine callback Functions*/
425 * intel_mid_dma_tx_submit - callback to submit DMA transaction
426 * @tx: dma engine descriptor
428 * Submit the DMA trasaction for this descriptor, start if ch idle
430 static dma_cookie_t
intel_mid_dma_tx_submit(struct dma_async_tx_descriptor
*tx
)
432 struct intel_mid_dma_desc
*desc
= to_intel_mid_dma_desc(tx
);
433 struct intel_mid_dma_chan
*midc
= to_intel_mid_dma_chan(tx
->chan
);
436 spin_lock_bh(&midc
->lock
);
437 cookie
= midc
->chan
.cookie
;
442 midc
->chan
.cookie
= cookie
;
443 desc
->txd
.cookie
= cookie
;
446 if (list_empty(&midc
->active_list
))
447 list_add_tail(&desc
->desc_node
, &midc
->active_list
);
449 list_add_tail(&desc
->desc_node
, &midc
->queue
);
451 midc_dostart(midc
, desc
);
452 spin_unlock_bh(&midc
->lock
);
458 * intel_mid_dma_issue_pending - callback to issue pending txn
459 * @chan: chan where pending trascation needs to be checked and submitted
461 * Call for scan to issue pending descriptors
463 static void intel_mid_dma_issue_pending(struct dma_chan
*chan
)
465 struct intel_mid_dma_chan
*midc
= to_intel_mid_dma_chan(chan
);
467 spin_lock_bh(&midc
->lock
);
468 if (!list_empty(&midc
->queue
))
469 midc_scan_descriptors(to_middma_device(chan
->device
), midc
);
470 spin_unlock_bh(&midc
->lock
);
474 * intel_mid_dma_tx_status - Return status of txn
475 * @chan: chan for where status needs to be checked
476 * @cookie: cookie for txn
477 * @txstate: DMA txn state
479 * Return status of DMA txn
481 static enum dma_status
intel_mid_dma_tx_status(struct dma_chan
*chan
,
483 struct dma_tx_state
*txstate
)
485 struct intel_mid_dma_chan
*midc
= to_intel_mid_dma_chan(chan
);
486 dma_cookie_t last_used
;
487 dma_cookie_t last_complete
;
490 last_complete
= midc
->completed
;
491 last_used
= chan
->cookie
;
493 ret
= dma_async_is_complete(cookie
, last_complete
, last_used
);
494 if (ret
!= DMA_SUCCESS
) {
495 spin_lock_bh(&midc
->lock
);
496 midc_scan_descriptors(to_middma_device(chan
->device
), midc
);
497 spin_unlock_bh(&midc
->lock
);
499 last_complete
= midc
->completed
;
500 last_used
= chan
->cookie
;
502 ret
= dma_async_is_complete(cookie
, last_complete
, last_used
);
506 txstate
->last
= last_complete
;
507 txstate
->used
= last_used
;
508 txstate
->residue
= 0;
513 static int dma_slave_control(struct dma_chan
*chan
, unsigned long arg
)
515 struct intel_mid_dma_chan
*midc
= to_intel_mid_dma_chan(chan
);
516 struct dma_slave_config
*slave
= (struct dma_slave_config
*)arg
;
517 struct intel_mid_dma_slave
*mid_slave
;
521 pr_debug("MDMA: slave control called\n");
523 mid_slave
= to_intel_mid_dma_slave(slave
);
527 midc
->mid_slave
= mid_slave
;
531 * intel_mid_dma_device_control - DMA device control
532 * @chan: chan for DMA control
534 * @arg: cmd arg value
536 * Perform DMA control command
538 static int intel_mid_dma_device_control(struct dma_chan
*chan
,
539 enum dma_ctrl_cmd cmd
, unsigned long arg
)
541 struct intel_mid_dma_chan
*midc
= to_intel_mid_dma_chan(chan
);
542 struct middma_device
*mid
= to_middma_device(chan
->device
);
543 struct intel_mid_dma_desc
*desc
, *_desc
;
544 union intel_mid_dma_cfg_lo cfg_lo
;
546 if (cmd
== DMA_SLAVE_CONFIG
)
547 return dma_slave_control(chan
, arg
);
549 if (cmd
!= DMA_TERMINATE_ALL
)
552 spin_lock_bh(&midc
->lock
);
553 if (midc
->busy
== false) {
554 spin_unlock_bh(&midc
->lock
);
557 /*Suspend and disable the channel*/
558 cfg_lo
.cfg_lo
= ioread32(midc
->ch_regs
+ CFG_LOW
);
559 cfg_lo
.cfgx
.ch_susp
= 1;
560 iowrite32(cfg_lo
.cfg_lo
, midc
->ch_regs
+ CFG_LOW
);
561 iowrite32(DISABLE_CHANNEL(midc
->ch_id
), mid
->dma_base
+ DMA_CHAN_EN
);
563 /* Disable interrupts */
564 disable_dma_interrupt(midc
);
565 midc
->descs_allocated
= 0;
567 spin_unlock_bh(&midc
->lock
);
568 list_for_each_entry_safe(desc
, _desc
, &midc
->active_list
, desc_node
) {
569 if (desc
->lli
!= NULL
) {
570 pci_pool_free(desc
->lli_pool
, desc
->lli
,
572 pci_pool_destroy(desc
->lli_pool
);
575 list_move(&desc
->desc_node
, &midc
->free_list
);
582 * intel_mid_dma_prep_memcpy - Prep memcpy txn
583 * @chan: chan for DMA transfer
584 * @dest: destn address
586 * @len: DMA transfer len
589 * Perform a DMA memcpy. Note we support slave periphral DMA transfers only
590 * The periphral txn details should be filled in slave structure properly
591 * Returns the descriptor for this txn
593 static struct dma_async_tx_descriptor
*intel_mid_dma_prep_memcpy(
594 struct dma_chan
*chan
, dma_addr_t dest
,
595 dma_addr_t src
, size_t len
, unsigned long flags
)
597 struct intel_mid_dma_chan
*midc
;
598 struct intel_mid_dma_desc
*desc
= NULL
;
599 struct intel_mid_dma_slave
*mids
;
600 union intel_mid_dma_ctl_lo ctl_lo
;
601 union intel_mid_dma_ctl_hi ctl_hi
;
602 union intel_mid_dma_cfg_lo cfg_lo
;
603 union intel_mid_dma_cfg_hi cfg_hi
;
604 enum dma_slave_buswidth width
;
606 pr_debug("MDMA: Prep for memcpy\n");
611 midc
= to_intel_mid_dma_chan(chan
);
614 mids
= midc
->mid_slave
;
617 pr_debug("MDMA:called for DMA %x CH %d Length %zu\n",
618 midc
->dma
->pci_id
, midc
->ch_id
, len
);
619 pr_debug("MDMA:Cfg passed Mode %x, Dirn %x, HS %x, Width %x\n",
620 mids
->cfg_mode
, mids
->dma_slave
.direction
,
621 mids
->hs_mode
, mids
->dma_slave
.src_addr_width
);
624 if (mids
->hs_mode
== LNW_DMA_SW_HS
) {
626 cfg_lo
.cfgx
.hs_sel_dst
= 1;
627 cfg_lo
.cfgx
.hs_sel_src
= 1;
628 } else if (mids
->hs_mode
== LNW_DMA_HW_HS
)
629 cfg_lo
.cfg_lo
= 0x00000;
632 if (mids
->cfg_mode
== LNW_DMA_MEM_TO_MEM
) {
637 if (midc
->dma
->pimr_mask
) {
638 cfg_hi
.cfgx
.protctl
= 0x0; /*default value*/
639 cfg_hi
.cfgx
.fifo_mode
= 1;
640 if (mids
->dma_slave
.direction
== DMA_MEM_TO_DEV
) {
641 cfg_hi
.cfgx
.src_per
= 0;
642 if (mids
->device_instance
== 0)
643 cfg_hi
.cfgx
.dst_per
= 3;
644 if (mids
->device_instance
== 1)
645 cfg_hi
.cfgx
.dst_per
= 1;
646 } else if (mids
->dma_slave
.direction
== DMA_DEV_TO_MEM
) {
647 if (mids
->device_instance
== 0)
648 cfg_hi
.cfgx
.src_per
= 2;
649 if (mids
->device_instance
== 1)
650 cfg_hi
.cfgx
.src_per
= 0;
651 cfg_hi
.cfgx
.dst_per
= 0;
654 cfg_hi
.cfgx
.protctl
= 0x1; /*default value*/
655 cfg_hi
.cfgx
.src_per
= cfg_hi
.cfgx
.dst_per
=
656 midc
->ch_id
- midc
->dma
->chan_base
;
661 ctl_hi
.ctlx
.reser
= 0;
662 ctl_hi
.ctlx
.done
= 0;
663 width
= mids
->dma_slave
.src_addr_width
;
665 ctl_hi
.ctlx
.block_ts
= get_block_ts(len
, width
, midc
->dma
->block_size
);
666 pr_debug("MDMA:calc len %d for block size %d\n",
667 ctl_hi
.ctlx
.block_ts
, midc
->dma
->block_size
);
670 ctl_lo
.ctlx
.int_en
= 1;
671 ctl_lo
.ctlx
.dst_msize
= mids
->dma_slave
.src_maxburst
;
672 ctl_lo
.ctlx
.src_msize
= mids
->dma_slave
.dst_maxburst
;
675 * Here we need some translation from "enum dma_slave_buswidth"
676 * to the format for our dma controller
677 * standard intel_mid_dmac's format
682 ctl_lo
.ctlx
.dst_tr_width
= mids
->dma_slave
.dst_addr_width
/ 2;
683 ctl_lo
.ctlx
.src_tr_width
= mids
->dma_slave
.src_addr_width
/ 2;
685 if (mids
->cfg_mode
== LNW_DMA_MEM_TO_MEM
) {
686 ctl_lo
.ctlx
.tt_fc
= 0;
687 ctl_lo
.ctlx
.sinc
= 0;
688 ctl_lo
.ctlx
.dinc
= 0;
690 if (mids
->dma_slave
.direction
== DMA_MEM_TO_DEV
) {
691 ctl_lo
.ctlx
.sinc
= 0;
692 ctl_lo
.ctlx
.dinc
= 2;
693 ctl_lo
.ctlx
.tt_fc
= 1;
694 } else if (mids
->dma_slave
.direction
== DMA_DEV_TO_MEM
) {
695 ctl_lo
.ctlx
.sinc
= 2;
696 ctl_lo
.ctlx
.dinc
= 0;
697 ctl_lo
.ctlx
.tt_fc
= 2;
701 pr_debug("MDMA:Calc CTL LO %x, CTL HI %x, CFG LO %x, CFG HI %x\n",
702 ctl_lo
.ctl_lo
, ctl_hi
.ctl_hi
, cfg_lo
.cfg_lo
, cfg_hi
.cfg_hi
);
704 enable_dma_interrupt(midc
);
706 desc
= midc_desc_get(midc
);
712 desc
->cfg_hi
= cfg_hi
.cfg_hi
;
713 desc
->cfg_lo
= cfg_lo
.cfg_lo
;
714 desc
->ctl_lo
= ctl_lo
.ctl_lo
;
715 desc
->ctl_hi
= ctl_hi
.ctl_hi
;
717 desc
->dirn
= mids
->dma_slave
.direction
;
720 desc
->lli_pool
= NULL
;
724 pr_err("ERR_MDMA: Failed to get desc\n");
725 midc_desc_put(midc
, desc
);
729 * intel_mid_dma_prep_slave_sg - Prep slave sg txn
730 * @chan: chan for DMA transfer
731 * @sgl: scatter gather list
732 * @sg_len: length of sg txn
733 * @direction: DMA transfer dirtn
736 * Prepares LLI based periphral transfer
738 static struct dma_async_tx_descriptor
*intel_mid_dma_prep_slave_sg(
739 struct dma_chan
*chan
, struct scatterlist
*sgl
,
740 unsigned int sg_len
, enum dma_transfer_direction direction
,
743 struct intel_mid_dma_chan
*midc
= NULL
;
744 struct intel_mid_dma_slave
*mids
= NULL
;
745 struct intel_mid_dma_desc
*desc
= NULL
;
746 struct dma_async_tx_descriptor
*txd
= NULL
;
747 union intel_mid_dma_ctl_lo ctl_lo
;
749 pr_debug("MDMA: Prep for slave SG\n");
752 pr_err("MDMA: Invalid SG length\n");
755 midc
= to_intel_mid_dma_chan(chan
);
758 mids
= midc
->mid_slave
;
761 if (!midc
->dma
->pimr_mask
) {
762 /* We can still handle sg list with only one item */
764 txd
= intel_mid_dma_prep_memcpy(chan
,
765 mids
->dma_slave
.dst_addr
,
766 mids
->dma_slave
.src_addr
,
771 pr_warn("MDMA: SG list is not supported by this controller\n");
776 pr_debug("MDMA: SG Length = %d, direction = %d, Flags = %#lx\n",
777 sg_len
, direction
, flags
);
779 txd
= intel_mid_dma_prep_memcpy(chan
, 0, 0, sgl
->length
, flags
);
781 pr_err("MDMA: Prep memcpy failed\n");
785 desc
= to_intel_mid_dma_desc(txd
);
786 desc
->dirn
= direction
;
787 ctl_lo
.ctl_lo
= desc
->ctl_lo
;
788 ctl_lo
.ctlx
.llp_dst_en
= 1;
789 ctl_lo
.ctlx
.llp_src_en
= 1;
790 desc
->ctl_lo
= ctl_lo
.ctl_lo
;
791 desc
->lli_length
= sg_len
;
792 desc
->current_lli
= 0;
793 /* DMA coherent memory pool for LLI descriptors*/
794 desc
->lli_pool
= pci_pool_create("intel_mid_dma_lli_pool",
796 (sizeof(struct intel_mid_dma_lli
)*sg_len
),
798 if (NULL
== desc
->lli_pool
) {
799 pr_err("MID_DMA:LLI pool create failed\n");
803 desc
->lli
= pci_pool_alloc(desc
->lli_pool
, GFP_KERNEL
, &desc
->lli_phys
);
805 pr_err("MID_DMA: LLI alloc failed\n");
806 pci_pool_destroy(desc
->lli_pool
);
810 midc_lli_fill_sg(midc
, desc
, sgl
, sg_len
, flags
);
811 if (flags
& DMA_PREP_INTERRUPT
) {
812 iowrite32(UNMASK_INTR_REG(midc
->ch_id
),
813 midc
->dma_base
+ MASK_BLOCK
);
814 pr_debug("MDMA:Enabled Block interrupt\n");
820 * intel_mid_dma_free_chan_resources - Frees dma resources
821 * @chan: chan requiring attention
823 * Frees the allocated resources on this DMA chan
825 static void intel_mid_dma_free_chan_resources(struct dma_chan
*chan
)
827 struct intel_mid_dma_chan
*midc
= to_intel_mid_dma_chan(chan
);
828 struct middma_device
*mid
= to_middma_device(chan
->device
);
829 struct intel_mid_dma_desc
*desc
, *_desc
;
831 if (true == midc
->busy
) {
832 /*trying to free ch in use!!!!!*/
833 pr_err("ERR_MDMA: trying to free ch in use\n");
835 pm_runtime_put(&mid
->pdev
->dev
);
836 spin_lock_bh(&midc
->lock
);
837 midc
->descs_allocated
= 0;
838 list_for_each_entry_safe(desc
, _desc
, &midc
->active_list
, desc_node
) {
839 list_del(&desc
->desc_node
);
840 pci_pool_free(mid
->dma_pool
, desc
, desc
->txd
.phys
);
842 list_for_each_entry_safe(desc
, _desc
, &midc
->free_list
, desc_node
) {
843 list_del(&desc
->desc_node
);
844 pci_pool_free(mid
->dma_pool
, desc
, desc
->txd
.phys
);
846 list_for_each_entry_safe(desc
, _desc
, &midc
->queue
, desc_node
) {
847 list_del(&desc
->desc_node
);
848 pci_pool_free(mid
->dma_pool
, desc
, desc
->txd
.phys
);
850 spin_unlock_bh(&midc
->lock
);
851 midc
->in_use
= false;
853 /* Disable CH interrupts */
854 iowrite32(MASK_INTR_REG(midc
->ch_id
), mid
->dma_base
+ MASK_BLOCK
);
855 iowrite32(MASK_INTR_REG(midc
->ch_id
), mid
->dma_base
+ MASK_ERR
);
859 * intel_mid_dma_alloc_chan_resources - Allocate dma resources
860 * @chan: chan requiring attention
862 * Allocates DMA resources on this chan
863 * Return the descriptors allocated
865 static int intel_mid_dma_alloc_chan_resources(struct dma_chan
*chan
)
867 struct intel_mid_dma_chan
*midc
= to_intel_mid_dma_chan(chan
);
868 struct middma_device
*mid
= to_middma_device(chan
->device
);
869 struct intel_mid_dma_desc
*desc
;
873 pm_runtime_get_sync(&mid
->pdev
->dev
);
875 if (mid
->state
== SUSPENDED
) {
876 if (dma_resume(&mid
->pdev
->dev
)) {
877 pr_err("ERR_MDMA: resume failed");
882 /* ASSERT: channel is idle */
883 if (test_ch_en(mid
->dma_base
, midc
->ch_id
)) {
885 pr_err("ERR_MDMA: ch not idle\n");
886 pm_runtime_put(&mid
->pdev
->dev
);
889 midc
->completed
= chan
->cookie
= 1;
891 spin_lock_bh(&midc
->lock
);
892 while (midc
->descs_allocated
< DESCS_PER_CHANNEL
) {
893 spin_unlock_bh(&midc
->lock
);
894 desc
= pci_pool_alloc(mid
->dma_pool
, GFP_KERNEL
, &phys
);
896 pr_err("ERR_MDMA: desc failed\n");
897 pm_runtime_put(&mid
->pdev
->dev
);
901 dma_async_tx_descriptor_init(&desc
->txd
, chan
);
902 desc
->txd
.tx_submit
= intel_mid_dma_tx_submit
;
903 desc
->txd
.flags
= DMA_CTRL_ACK
;
904 desc
->txd
.phys
= phys
;
905 spin_lock_bh(&midc
->lock
);
906 i
= ++midc
->descs_allocated
;
907 list_add_tail(&desc
->desc_node
, &midc
->free_list
);
909 spin_unlock_bh(&midc
->lock
);
912 pr_debug("MID_DMA: Desc alloc done ret: %d desc\n", i
);
917 * midc_handle_error - Handle DMA txn error
918 * @mid: controller where error occurred
919 * @midc: chan where error occurred
921 * Scan the descriptor for error
923 static void midc_handle_error(struct middma_device
*mid
,
924 struct intel_mid_dma_chan
*midc
)
926 midc_scan_descriptors(mid
, midc
);
930 * dma_tasklet - DMA interrupt tasklet
931 * @data: tasklet arg (the controller structure)
933 * Scan the controller for interrupts for completion/error
934 * Clear the interrupt and call for handling completion/error
936 static void dma_tasklet(unsigned long data
)
938 struct middma_device
*mid
= NULL
;
939 struct intel_mid_dma_chan
*midc
= NULL
;
940 u32 status
, raw_tfr
, raw_block
;
943 mid
= (struct middma_device
*)data
;
945 pr_err("ERR_MDMA: tasklet Null param\n");
948 pr_debug("MDMA: in tasklet for device %x\n", mid
->pci_id
);
949 raw_tfr
= ioread32(mid
->dma_base
+ RAW_TFR
);
950 raw_block
= ioread32(mid
->dma_base
+ RAW_BLOCK
);
951 status
= raw_tfr
| raw_block
;
952 status
&= mid
->intr_mask
;
955 i
= get_ch_index(&status
, mid
->chan_base
);
957 pr_err("ERR_MDMA:Invalid ch index %x\n", i
);
962 pr_err("ERR_MDMA:Null param midc\n");
965 pr_debug("MDMA:Tx complete interrupt %x, Ch No %d Index %d\n",
966 status
, midc
->ch_id
, i
);
967 midc
->raw_tfr
= raw_tfr
;
968 midc
->raw_block
= raw_block
;
969 spin_lock_bh(&midc
->lock
);
970 /*clearing this interrupts first*/
971 iowrite32((1 << midc
->ch_id
), mid
->dma_base
+ CLEAR_TFR
);
973 iowrite32((1 << midc
->ch_id
),
974 mid
->dma_base
+ CLEAR_BLOCK
);
976 midc_scan_descriptors(mid
, midc
);
977 pr_debug("MDMA:Scan of desc... complete, unmasking\n");
978 iowrite32(UNMASK_INTR_REG(midc
->ch_id
),
979 mid
->dma_base
+ MASK_TFR
);
981 iowrite32(UNMASK_INTR_REG(midc
->ch_id
),
982 mid
->dma_base
+ MASK_BLOCK
);
984 spin_unlock_bh(&midc
->lock
);
987 status
= ioread32(mid
->dma_base
+ RAW_ERR
);
988 status
&= mid
->intr_mask
;
991 i
= get_ch_index(&status
, mid
->chan_base
);
993 pr_err("ERR_MDMA:Invalid ch index %x\n", i
);
998 pr_err("ERR_MDMA:Null param midc\n");
1001 pr_debug("MDMA:Tx complete interrupt %x, Ch No %d Index %d\n",
1002 status
, midc
->ch_id
, i
);
1004 iowrite32((1 << midc
->ch_id
), mid
->dma_base
+ CLEAR_ERR
);
1005 spin_lock_bh(&midc
->lock
);
1006 midc_handle_error(mid
, midc
);
1007 iowrite32(UNMASK_INTR_REG(midc
->ch_id
),
1008 mid
->dma_base
+ MASK_ERR
);
1009 spin_unlock_bh(&midc
->lock
);
1011 pr_debug("MDMA:Exiting takslet...\n");
1015 static void dma_tasklet1(unsigned long data
)
1017 pr_debug("MDMA:in takslet1...\n");
1018 return dma_tasklet(data
);
1021 static void dma_tasklet2(unsigned long data
)
1023 pr_debug("MDMA:in takslet2...\n");
1024 return dma_tasklet(data
);
1028 * intel_mid_dma_interrupt - DMA ISR
1029 * @irq: IRQ where interrupt occurred
1030 * @data: ISR cllback data (the controller structure)
1032 * See if this is our interrupt if so then schedule the tasklet
1035 static irqreturn_t
intel_mid_dma_interrupt(int irq
, void *data
)
1037 struct middma_device
*mid
= data
;
1038 u32 tfr_status
, err_status
;
1039 int call_tasklet
= 0;
1041 tfr_status
= ioread32(mid
->dma_base
+ RAW_TFR
);
1042 err_status
= ioread32(mid
->dma_base
+ RAW_ERR
);
1043 if (!tfr_status
&& !err_status
)
1047 pr_debug("MDMA:Got an interrupt on irq %d\n", irq
);
1048 pr_debug("MDMA: Status %x, Mask %x\n", tfr_status
, mid
->intr_mask
);
1049 tfr_status
&= mid
->intr_mask
;
1051 /*need to disable intr*/
1052 iowrite32((tfr_status
<< INT_MASK_WE
), mid
->dma_base
+ MASK_TFR
);
1053 iowrite32((tfr_status
<< INT_MASK_WE
), mid
->dma_base
+ MASK_BLOCK
);
1054 pr_debug("MDMA: Calling tasklet %x\n", tfr_status
);
1057 err_status
&= mid
->intr_mask
;
1059 iowrite32(MASK_INTR_REG(err_status
), mid
->dma_base
+ MASK_ERR
);
1063 tasklet_schedule(&mid
->tasklet
);
1068 static irqreturn_t
intel_mid_dma_interrupt1(int irq
, void *data
)
1070 return intel_mid_dma_interrupt(irq
, data
);
1073 static irqreturn_t
intel_mid_dma_interrupt2(int irq
, void *data
)
1075 return intel_mid_dma_interrupt(irq
, data
);
1079 * mid_setup_dma - Setup the DMA controller
1080 * @pdev: Controller PCI device structure
1082 * Initialize the DMA controller, channels, registers with DMA engine,
1083 * ISR. Initialize DMA controller channels.
1085 static int mid_setup_dma(struct pci_dev
*pdev
)
1087 struct middma_device
*dma
= pci_get_drvdata(pdev
);
1090 /* DMA coherent memory pool for DMA descriptor allocations */
1091 dma
->dma_pool
= pci_pool_create("intel_mid_dma_desc_pool", pdev
,
1092 sizeof(struct intel_mid_dma_desc
),
1094 if (NULL
== dma
->dma_pool
) {
1095 pr_err("ERR_MDMA:pci_pool_create failed\n");
1100 INIT_LIST_HEAD(&dma
->common
.channels
);
1101 dma
->pci_id
= pdev
->device
;
1102 if (dma
->pimr_mask
) {
1103 dma
->mask_reg
= ioremap(LNW_PERIPHRAL_MASK_BASE
,
1104 LNW_PERIPHRAL_MASK_SIZE
);
1105 if (dma
->mask_reg
== NULL
) {
1106 pr_err("ERR_MDMA:Can't map periphral intr space !!\n");
1111 dma
->mask_reg
= NULL
;
1113 pr_debug("MDMA:Adding %d channel for this controller\n", dma
->max_chan
);
1114 /*init CH structures*/
1116 dma
->state
= RUNNING
;
1117 for (i
= 0; i
< dma
->max_chan
; i
++) {
1118 struct intel_mid_dma_chan
*midch
= &dma
->ch
[i
];
1120 midch
->chan
.device
= &dma
->common
;
1121 midch
->chan
.cookie
= 1;
1122 midch
->ch_id
= dma
->chan_base
+ i
;
1123 pr_debug("MDMA:Init CH %d, ID %d\n", i
, midch
->ch_id
);
1125 midch
->dma_base
= dma
->dma_base
;
1126 midch
->ch_regs
= dma
->dma_base
+ DMA_CH_SIZE
* midch
->ch_id
;
1128 dma
->intr_mask
|= 1 << (dma
->chan_base
+ i
);
1129 spin_lock_init(&midch
->lock
);
1131 INIT_LIST_HEAD(&midch
->active_list
);
1132 INIT_LIST_HEAD(&midch
->queue
);
1133 INIT_LIST_HEAD(&midch
->free_list
);
1135 iowrite32(MASK_INTR_REG(midch
->ch_id
),
1136 dma
->dma_base
+ MASK_BLOCK
);
1137 iowrite32(MASK_INTR_REG(midch
->ch_id
),
1138 dma
->dma_base
+ MASK_SRC_TRAN
);
1139 iowrite32(MASK_INTR_REG(midch
->ch_id
),
1140 dma
->dma_base
+ MASK_DST_TRAN
);
1141 iowrite32(MASK_INTR_REG(midch
->ch_id
),
1142 dma
->dma_base
+ MASK_ERR
);
1143 iowrite32(MASK_INTR_REG(midch
->ch_id
),
1144 dma
->dma_base
+ MASK_TFR
);
1146 disable_dma_interrupt(midch
);
1147 list_add_tail(&midch
->chan
.device_node
, &dma
->common
.channels
);
1149 pr_debug("MDMA: Calc Mask as %x for this controller\n", dma
->intr_mask
);
1151 /*init dma structure*/
1152 dma_cap_zero(dma
->common
.cap_mask
);
1153 dma_cap_set(DMA_MEMCPY
, dma
->common
.cap_mask
);
1154 dma_cap_set(DMA_SLAVE
, dma
->common
.cap_mask
);
1155 dma_cap_set(DMA_PRIVATE
, dma
->common
.cap_mask
);
1156 dma
->common
.dev
= &pdev
->dev
;
1158 dma
->common
.device_alloc_chan_resources
=
1159 intel_mid_dma_alloc_chan_resources
;
1160 dma
->common
.device_free_chan_resources
=
1161 intel_mid_dma_free_chan_resources
;
1163 dma
->common
.device_tx_status
= intel_mid_dma_tx_status
;
1164 dma
->common
.device_prep_dma_memcpy
= intel_mid_dma_prep_memcpy
;
1165 dma
->common
.device_issue_pending
= intel_mid_dma_issue_pending
;
1166 dma
->common
.device_prep_slave_sg
= intel_mid_dma_prep_slave_sg
;
1167 dma
->common
.device_control
= intel_mid_dma_device_control
;
1169 /*enable dma cntrl*/
1170 iowrite32(REG_BIT0
, dma
->dma_base
+ DMA_CFG
);
1173 if (dma
->pimr_mask
) {
1174 pr_debug("MDMA:Requesting irq shared for DMAC1\n");
1175 err
= request_irq(pdev
->irq
, intel_mid_dma_interrupt1
,
1176 IRQF_SHARED
, "INTEL_MID_DMAC1", dma
);
1180 dma
->intr_mask
= 0x03;
1181 pr_debug("MDMA:Requesting irq for DMAC2\n");
1182 err
= request_irq(pdev
->irq
, intel_mid_dma_interrupt2
,
1183 IRQF_SHARED
, "INTEL_MID_DMAC2", dma
);
1187 /*register device w/ engine*/
1188 err
= dma_async_device_register(&dma
->common
);
1190 pr_err("ERR_MDMA:device_register failed: %d\n", err
);
1193 if (dma
->pimr_mask
) {
1194 pr_debug("setting up tasklet1 for DMAC1\n");
1195 tasklet_init(&dma
->tasklet
, dma_tasklet1
, (unsigned long)dma
);
1197 pr_debug("setting up tasklet2 for DMAC2\n");
1198 tasklet_init(&dma
->tasklet
, dma_tasklet2
, (unsigned long)dma
);
1203 free_irq(pdev
->irq
, dma
);
1206 iounmap(dma
->mask_reg
);
1208 pci_pool_destroy(dma
->dma_pool
);
1210 pr_err("ERR_MDMA:setup_dma failed: %d\n", err
);
1216 * middma_shutdown - Shutdown the DMA controller
1217 * @pdev: Controller PCI device structure
1220 * Unregister DMa controller, clear all structures and free interrupt
1222 static void middma_shutdown(struct pci_dev
*pdev
)
1224 struct middma_device
*device
= pci_get_drvdata(pdev
);
1226 dma_async_device_unregister(&device
->common
);
1227 pci_pool_destroy(device
->dma_pool
);
1228 if (device
->mask_reg
)
1229 iounmap(device
->mask_reg
);
1230 if (device
->dma_base
)
1231 iounmap(device
->dma_base
);
1232 free_irq(pdev
->irq
, device
);
1237 * intel_mid_dma_probe - PCI Probe
1238 * @pdev: Controller PCI device structure
1239 * @id: pci device id structure
1241 * Initialize the PCI device, map BARs, query driver data.
1242 * Call setup_dma to complete contoller and chan initilzation
1244 static int __devinit
intel_mid_dma_probe(struct pci_dev
*pdev
,
1245 const struct pci_device_id
*id
)
1247 struct middma_device
*device
;
1248 u32 base_addr
, bar_size
;
1249 struct intel_mid_dma_probe_info
*info
;
1252 pr_debug("MDMA: probe for %x\n", pdev
->device
);
1253 info
= (void *)id
->driver_data
;
1254 pr_debug("MDMA: CH %d, base %d, block len %d, Periphral mask %x\n",
1255 info
->max_chan
, info
->ch_base
,
1256 info
->block_size
, info
->pimr_mask
);
1258 err
= pci_enable_device(pdev
);
1260 goto err_enable_device
;
1262 err
= pci_request_regions(pdev
, "intel_mid_dmac");
1264 goto err_request_regions
;
1266 err
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32));
1268 goto err_set_dma_mask
;
1270 err
= pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(32));
1272 goto err_set_dma_mask
;
1274 device
= kzalloc(sizeof(*device
), GFP_KERNEL
);
1276 pr_err("ERR_MDMA:kzalloc failed probe\n");
1280 device
->pdev
= pci_dev_get(pdev
);
1282 base_addr
= pci_resource_start(pdev
, 0);
1283 bar_size
= pci_resource_len(pdev
, 0);
1284 device
->dma_base
= ioremap_nocache(base_addr
, DMA_REG_SIZE
);
1285 if (!device
->dma_base
) {
1286 pr_err("ERR_MDMA:ioremap failed\n");
1290 pci_set_drvdata(pdev
, device
);
1291 pci_set_master(pdev
);
1292 device
->max_chan
= info
->max_chan
;
1293 device
->chan_base
= info
->ch_base
;
1294 device
->block_size
= info
->block_size
;
1295 device
->pimr_mask
= info
->pimr_mask
;
1297 err
= mid_setup_dma(pdev
);
1301 pm_runtime_put_noidle(&pdev
->dev
);
1302 pm_runtime_allow(&pdev
->dev
);
1306 iounmap(device
->dma_base
);
1312 pci_release_regions(pdev
);
1313 pci_disable_device(pdev
);
1314 err_request_regions
:
1316 pr_err("ERR_MDMA:Probe failed %d\n", err
);
1321 * intel_mid_dma_remove - PCI remove
1322 * @pdev: Controller PCI device structure
1324 * Free up all resources and data
1325 * Call shutdown_dma to complete contoller and chan cleanup
1327 static void __devexit
intel_mid_dma_remove(struct pci_dev
*pdev
)
1329 struct middma_device
*device
= pci_get_drvdata(pdev
);
1331 pm_runtime_get_noresume(&pdev
->dev
);
1332 pm_runtime_forbid(&pdev
->dev
);
1333 middma_shutdown(pdev
);
1336 pci_release_regions(pdev
);
1337 pci_disable_device(pdev
);
1340 /* Power Management */
1342 * dma_suspend - PCI suspend function
1344 * @pci: PCI device structure
1345 * @state: PM message
1347 * This function is called by OS when a power event occurs
1349 static int dma_suspend(struct device
*dev
)
1351 struct pci_dev
*pci
= to_pci_dev(dev
);
1353 struct middma_device
*device
= pci_get_drvdata(pci
);
1354 pr_debug("MDMA: dma_suspend called\n");
1356 for (i
= 0; i
< device
->max_chan
; i
++) {
1357 if (device
->ch
[i
].in_use
)
1360 dmac1_mask_periphral_intr(device
);
1361 device
->state
= SUSPENDED
;
1362 pci_save_state(pci
);
1363 pci_disable_device(pci
);
1364 pci_set_power_state(pci
, PCI_D3hot
);
1369 * dma_resume - PCI resume function
1371 * @pci: PCI device structure
1373 * This function is called by OS when a power event occurs
1375 int dma_resume(struct device
*dev
)
1377 struct pci_dev
*pci
= to_pci_dev(dev
);
1379 struct middma_device
*device
= pci_get_drvdata(pci
);
1381 pr_debug("MDMA: dma_resume called\n");
1382 pci_set_power_state(pci
, PCI_D0
);
1383 pci_restore_state(pci
);
1384 ret
= pci_enable_device(pci
);
1386 pr_err("MDMA: device can't be enabled for %x\n", pci
->device
);
1389 device
->state
= RUNNING
;
1390 iowrite32(REG_BIT0
, device
->dma_base
+ DMA_CFG
);
1394 static int dma_runtime_suspend(struct device
*dev
)
1396 struct pci_dev
*pci_dev
= to_pci_dev(dev
);
1397 struct middma_device
*device
= pci_get_drvdata(pci_dev
);
1399 device
->state
= SUSPENDED
;
1403 static int dma_runtime_resume(struct device
*dev
)
1405 struct pci_dev
*pci_dev
= to_pci_dev(dev
);
1406 struct middma_device
*device
= pci_get_drvdata(pci_dev
);
1408 device
->state
= RUNNING
;
1409 iowrite32(REG_BIT0
, device
->dma_base
+ DMA_CFG
);
1413 static int dma_runtime_idle(struct device
*dev
)
1415 struct pci_dev
*pdev
= to_pci_dev(dev
);
1416 struct middma_device
*device
= pci_get_drvdata(pdev
);
1419 for (i
= 0; i
< device
->max_chan
; i
++) {
1420 if (device
->ch
[i
].in_use
)
1424 return pm_schedule_suspend(dev
, 0);
1427 /******************************************************************************
1430 static struct pci_device_id intel_mid_dma_ids
[] = {
1431 { PCI_VDEVICE(INTEL
, INTEL_MID_DMAC1_ID
), INFO(2, 6, 4095, 0x200020)},
1432 { PCI_VDEVICE(INTEL
, INTEL_MID_DMAC2_ID
), INFO(2, 0, 2047, 0)},
1433 { PCI_VDEVICE(INTEL
, INTEL_MID_GP_DMAC2_ID
), INFO(2, 0, 2047, 0)},
1434 { PCI_VDEVICE(INTEL
, INTEL_MFLD_DMAC1_ID
), INFO(4, 0, 4095, 0x400040)},
1437 MODULE_DEVICE_TABLE(pci
, intel_mid_dma_ids
);
1439 static const struct dev_pm_ops intel_mid_dma_pm
= {
1440 .runtime_suspend
= dma_runtime_suspend
,
1441 .runtime_resume
= dma_runtime_resume
,
1442 .runtime_idle
= dma_runtime_idle
,
1443 .suspend
= dma_suspend
,
1444 .resume
= dma_resume
,
1447 static struct pci_driver intel_mid_dma_pci_driver
= {
1448 .name
= "Intel MID DMA",
1449 .id_table
= intel_mid_dma_ids
,
1450 .probe
= intel_mid_dma_probe
,
1451 .remove
= __devexit_p(intel_mid_dma_remove
),
1454 .pm
= &intel_mid_dma_pm
,
1459 static int __init
intel_mid_dma_init(void)
1461 pr_debug("INFO_MDMA: LNW DMA Driver Version %s\n",
1462 INTEL_MID_DMA_DRIVER_VERSION
);
1463 return pci_register_driver(&intel_mid_dma_pci_driver
);
1465 fs_initcall(intel_mid_dma_init
);
1467 static void __exit
intel_mid_dma_exit(void)
1469 pci_unregister_driver(&intel_mid_dma_pci_driver
);
1471 module_exit(intel_mid_dma_exit
);
1473 MODULE_AUTHOR("Vinod Koul <vinod.koul@intel.com>");
1474 MODULE_DESCRIPTION("Intel (R) MID DMAC Driver");
1475 MODULE_LICENSE("GPL v2");
1476 MODULE_VERSION(INTEL_MID_DMA_DRIVER_VERSION
);