1 // SPDX-License-Identifier: GPL-2.0-only
3 * Xilinx gpio driver for xps/axi_gpio IP.
5 * Copyright 2008 - 2013 Xilinx, Inc.
8 #include <linux/bitops.h>
9 #include <linux/init.h>
10 #include <linux/errno.h>
11 #include <linux/module.h>
12 #include <linux/of_device.h>
13 #include <linux/of_platform.h>
15 #include <linux/gpio/driver.h>
16 #include <linux/slab.h>
18 /* Register Offset Definitions */
19 #define XGPIO_DATA_OFFSET (0x0) /* Data register */
20 #define XGPIO_TRI_OFFSET (0x4) /* I/O direction register */
22 #define XGPIO_CHANNEL_OFFSET 0x8
24 /* Read/Write access to the GPIO registers */
25 #if defined(CONFIG_ARCH_ZYNQ) || defined(CONFIG_X86)
26 # define xgpio_readreg(offset) readl(offset)
27 # define xgpio_writereg(offset, val) writel(val, offset)
29 # define xgpio_readreg(offset) __raw_readl(offset)
30 # define xgpio_writereg(offset, val) __raw_writel(val, offset)
34 * struct xgpio_instance - Stores information about GPIO device
36 * @regs: register block
37 * @gpio_width: GPIO width for every channel
38 * @gpio_state: GPIO state shadow register
39 * @gpio_dir: GPIO direction shadow register
40 * @gpio_lock: Lock used for synchronization
42 struct xgpio_instance
{
45 unsigned int gpio_width
[2];
48 spinlock_t gpio_lock
[2];
51 static inline int xgpio_index(struct xgpio_instance
*chip
, int gpio
)
53 if (gpio
>= chip
->gpio_width
[0])
59 static inline int xgpio_regoffset(struct xgpio_instance
*chip
, int gpio
)
61 if (xgpio_index(chip
, gpio
))
62 return XGPIO_CHANNEL_OFFSET
;
67 static inline int xgpio_offset(struct xgpio_instance
*chip
, int gpio
)
69 if (xgpio_index(chip
, gpio
))
70 return gpio
- chip
->gpio_width
[0];
76 * xgpio_get - Read the specified signal of the GPIO device.
77 * @gc: Pointer to gpio_chip device structure.
78 * @gpio: GPIO signal number.
80 * This function reads the specified signal of the GPIO device.
83 * 0 if direction of GPIO signals is set as input otherwise it
84 * returns negative error value.
86 static int xgpio_get(struct gpio_chip
*gc
, unsigned int gpio
)
88 struct xgpio_instance
*chip
= gpiochip_get_data(gc
);
91 val
= xgpio_readreg(chip
->regs
+ XGPIO_DATA_OFFSET
+
92 xgpio_regoffset(chip
, gpio
));
94 return !!(val
& BIT(xgpio_offset(chip
, gpio
)));
98 * xgpio_set - Write the specified signal of the GPIO device.
99 * @gc: Pointer to gpio_chip device structure.
100 * @gpio: GPIO signal number.
101 * @val: Value to be written to specified signal.
103 * This function writes the specified value in to the specified signal of the
106 static void xgpio_set(struct gpio_chip
*gc
, unsigned int gpio
, int val
)
109 struct xgpio_instance
*chip
= gpiochip_get_data(gc
);
110 int index
= xgpio_index(chip
, gpio
);
111 int offset
= xgpio_offset(chip
, gpio
);
113 spin_lock_irqsave(&chip
->gpio_lock
[index
], flags
);
115 /* Write to GPIO signal and set its direction to output */
117 chip
->gpio_state
[index
] |= BIT(offset
);
119 chip
->gpio_state
[index
] &= ~BIT(offset
);
121 xgpio_writereg(chip
->regs
+ XGPIO_DATA_OFFSET
+
122 xgpio_regoffset(chip
, gpio
), chip
->gpio_state
[index
]);
124 spin_unlock_irqrestore(&chip
->gpio_lock
[index
], flags
);
128 * xgpio_set_multiple - Write the specified signals of the GPIO device.
129 * @gc: Pointer to gpio_chip device structure.
130 * @mask: Mask of the GPIOS to modify.
131 * @bits: Value to be wrote on each GPIO
133 * This function writes the specified values into the specified signals of the
136 static void xgpio_set_multiple(struct gpio_chip
*gc
, unsigned long *mask
,
140 struct xgpio_instance
*chip
= gpiochip_get_data(gc
);
141 int index
= xgpio_index(chip
, 0);
144 spin_lock_irqsave(&chip
->gpio_lock
[index
], flags
);
146 /* Write to GPIO signals */
147 for (i
= 0; i
< gc
->ngpio
; i
++) {
150 if (index
!= xgpio_index(chip
, i
)) {
151 xgpio_writereg(chip
->regs
+ XGPIO_DATA_OFFSET
+
152 xgpio_regoffset(chip
, i
),
153 chip
->gpio_state
[index
]);
154 spin_unlock_irqrestore(&chip
->gpio_lock
[index
], flags
);
155 index
= xgpio_index(chip
, i
);
156 spin_lock_irqsave(&chip
->gpio_lock
[index
], flags
);
158 if (__test_and_clear_bit(i
, mask
)) {
159 offset
= xgpio_offset(chip
, i
);
160 if (test_bit(i
, bits
))
161 chip
->gpio_state
[index
] |= BIT(offset
);
163 chip
->gpio_state
[index
] &= ~BIT(offset
);
167 xgpio_writereg(chip
->regs
+ XGPIO_DATA_OFFSET
+
168 xgpio_regoffset(chip
, i
), chip
->gpio_state
[index
]);
170 spin_unlock_irqrestore(&chip
->gpio_lock
[index
], flags
);
174 * xgpio_dir_in - Set the direction of the specified GPIO signal as input.
175 * @gc: Pointer to gpio_chip device structure.
176 * @gpio: GPIO signal number.
179 * 0 - if direction of GPIO signals is set as input
180 * otherwise it returns negative error value.
182 static int xgpio_dir_in(struct gpio_chip
*gc
, unsigned int gpio
)
185 struct xgpio_instance
*chip
= gpiochip_get_data(gc
);
186 int index
= xgpio_index(chip
, gpio
);
187 int offset
= xgpio_offset(chip
, gpio
);
189 spin_lock_irqsave(&chip
->gpio_lock
[index
], flags
);
191 /* Set the GPIO bit in shadow register and set direction as input */
192 chip
->gpio_dir
[index
] |= BIT(offset
);
193 xgpio_writereg(chip
->regs
+ XGPIO_TRI_OFFSET
+
194 xgpio_regoffset(chip
, gpio
), chip
->gpio_dir
[index
]);
196 spin_unlock_irqrestore(&chip
->gpio_lock
[index
], flags
);
202 * xgpio_dir_out - Set the direction of the specified GPIO signal as output.
203 * @gc: Pointer to gpio_chip device structure.
204 * @gpio: GPIO signal number.
205 * @val: Value to be written to specified signal.
207 * This function sets the direction of specified GPIO signal as output.
210 * If all GPIO signals of GPIO chip is configured as input then it returns
211 * error otherwise it returns 0.
213 static int xgpio_dir_out(struct gpio_chip
*gc
, unsigned int gpio
, int val
)
216 struct xgpio_instance
*chip
= gpiochip_get_data(gc
);
217 int index
= xgpio_index(chip
, gpio
);
218 int offset
= xgpio_offset(chip
, gpio
);
220 spin_lock_irqsave(&chip
->gpio_lock
[index
], flags
);
222 /* Write state of GPIO signal */
224 chip
->gpio_state
[index
] |= BIT(offset
);
226 chip
->gpio_state
[index
] &= ~BIT(offset
);
227 xgpio_writereg(chip
->regs
+ XGPIO_DATA_OFFSET
+
228 xgpio_regoffset(chip
, gpio
), chip
->gpio_state
[index
]);
230 /* Clear the GPIO bit in shadow register and set direction as output */
231 chip
->gpio_dir
[index
] &= ~BIT(offset
);
232 xgpio_writereg(chip
->regs
+ XGPIO_TRI_OFFSET
+
233 xgpio_regoffset(chip
, gpio
), chip
->gpio_dir
[index
]);
235 spin_unlock_irqrestore(&chip
->gpio_lock
[index
], flags
);
241 * xgpio_save_regs - Set initial values of GPIO pins
242 * @chip: Pointer to GPIO instance
244 static void xgpio_save_regs(struct xgpio_instance
*chip
)
246 xgpio_writereg(chip
->regs
+ XGPIO_DATA_OFFSET
, chip
->gpio_state
[0]);
247 xgpio_writereg(chip
->regs
+ XGPIO_TRI_OFFSET
, chip
->gpio_dir
[0]);
249 if (!chip
->gpio_width
[1])
252 xgpio_writereg(chip
->regs
+ XGPIO_DATA_OFFSET
+ XGPIO_CHANNEL_OFFSET
,
253 chip
->gpio_state
[1]);
254 xgpio_writereg(chip
->regs
+ XGPIO_TRI_OFFSET
+ XGPIO_CHANNEL_OFFSET
,
259 * xgpio_of_probe - Probe method for the GPIO device.
260 * @pdev: pointer to the platform device
263 * It returns 0, if the driver is bound to the GPIO device, or
264 * a negative value if there is an error.
266 static int xgpio_probe(struct platform_device
*pdev
)
268 struct xgpio_instance
*chip
;
270 struct device_node
*np
= pdev
->dev
.of_node
;
273 chip
= devm_kzalloc(&pdev
->dev
, sizeof(*chip
), GFP_KERNEL
);
277 platform_set_drvdata(pdev
, chip
);
279 /* Update GPIO state shadow register with default value */
280 of_property_read_u32(np
, "xlnx,dout-default", &chip
->gpio_state
[0]);
282 /* Update GPIO direction shadow register with default value */
283 if (of_property_read_u32(np
, "xlnx,tri-default", &chip
->gpio_dir
[0]))
284 chip
->gpio_dir
[0] = 0xFFFFFFFF;
287 * Check device node and parent device node for device width
288 * and assume default width of 32
290 if (of_property_read_u32(np
, "xlnx,gpio-width", &chip
->gpio_width
[0]))
291 chip
->gpio_width
[0] = 32;
293 spin_lock_init(&chip
->gpio_lock
[0]);
295 if (of_property_read_u32(np
, "xlnx,is-dual", &is_dual
))
299 /* Update GPIO state shadow register with default value */
300 of_property_read_u32(np
, "xlnx,dout-default-2",
301 &chip
->gpio_state
[1]);
303 /* Update GPIO direction shadow register with default value */
304 if (of_property_read_u32(np
, "xlnx,tri-default-2",
306 chip
->gpio_dir
[1] = 0xFFFFFFFF;
309 * Check device node and parent device node for device width
310 * and assume default width of 32
312 if (of_property_read_u32(np
, "xlnx,gpio2-width",
313 &chip
->gpio_width
[1]))
314 chip
->gpio_width
[1] = 32;
316 spin_lock_init(&chip
->gpio_lock
[1]);
320 chip
->gc
.ngpio
= chip
->gpio_width
[0] + chip
->gpio_width
[1];
321 chip
->gc
.parent
= &pdev
->dev
;
322 chip
->gc
.direction_input
= xgpio_dir_in
;
323 chip
->gc
.direction_output
= xgpio_dir_out
;
324 chip
->gc
.get
= xgpio_get
;
325 chip
->gc
.set
= xgpio_set
;
326 chip
->gc
.set_multiple
= xgpio_set_multiple
;
328 chip
->gc
.label
= dev_name(&pdev
->dev
);
330 chip
->regs
= devm_platform_ioremap_resource(pdev
, 0);
331 if (IS_ERR(chip
->regs
)) {
332 dev_err(&pdev
->dev
, "failed to ioremap memory resource\n");
333 return PTR_ERR(chip
->regs
);
336 xgpio_save_regs(chip
);
338 status
= devm_gpiochip_add_data(&pdev
->dev
, &chip
->gc
, chip
);
340 dev_err(&pdev
->dev
, "failed to add GPIO chip\n");
347 static const struct of_device_id xgpio_of_match
[] = {
348 { .compatible
= "xlnx,xps-gpio-1.00.a", },
349 { /* end of list */ },
352 MODULE_DEVICE_TABLE(of
, xgpio_of_match
);
354 static struct platform_driver xgpio_plat_driver
= {
355 .probe
= xgpio_probe
,
357 .name
= "gpio-xilinx",
358 .of_match_table
= xgpio_of_match
,
362 static int __init
xgpio_init(void)
364 return platform_driver_register(&xgpio_plat_driver
);
367 subsys_initcall(xgpio_init
);
369 static void __exit
xgpio_exit(void)
371 platform_driver_unregister(&xgpio_plat_driver
);
373 module_exit(xgpio_exit
);
375 MODULE_AUTHOR("Xilinx, Inc.");
376 MODULE_DESCRIPTION("Xilinx GPIO driver");
377 MODULE_LICENSE("GPL");