2 * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
5 * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
7 * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
26 #include <linux/delay.h>
27 #include <linux/init.h>
28 #include <linux/interrupt.h>
29 #include <linux/pci.h>
30 #include <linux/module.h>
31 #include <linux/vmalloc.h>
34 #include <sound/core.h>
35 #include <sound/info.h>
36 #include <sound/control.h>
37 #include <sound/pcm.h>
38 #include <sound/pcm_params.h>
39 #include <sound/asoundef.h>
40 #include <sound/initval.h>
42 /* note, two last pcis should be equal, it is not a bug */
44 MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
45 MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
47 MODULE_LICENSE("GPL");
48 MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
52 "{RME,Digi96/8 PAD}}");
54 static int index
[SNDRV_CARDS
] = SNDRV_DEFAULT_IDX
; /* Index 0-MAX */
55 static char *id
[SNDRV_CARDS
] = SNDRV_DEFAULT_STR
; /* ID for this card */
56 static bool enable
[SNDRV_CARDS
] = SNDRV_DEFAULT_ENABLE_PNP
; /* Enable this card */
58 module_param_array(index
, int, NULL
, 0444);
59 MODULE_PARM_DESC(index
, "Index value for RME Digi96 soundcard.");
60 module_param_array(id
, charp
, NULL
, 0444);
61 MODULE_PARM_DESC(id
, "ID string for RME Digi96 soundcard.");
62 module_param_array(enable
, bool, NULL
, 0444);
63 MODULE_PARM_DESC(enable
, "Enable RME Digi96 soundcard.");
66 * Defines for RME Digi96 series, from internal RME reference documents
70 #define RME96_SPDIF_NCHANNELS 2
72 /* Playback and capture buffer size */
73 #define RME96_BUFFER_SIZE 0x10000
76 #define RME96_IO_SIZE 0x60000
79 #define RME96_IO_PLAY_BUFFER 0x0
80 #define RME96_IO_REC_BUFFER 0x10000
81 #define RME96_IO_CONTROL_REGISTER 0x20000
82 #define RME96_IO_ADDITIONAL_REG 0x20004
83 #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
84 #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
85 #define RME96_IO_SET_PLAY_POS 0x40000
86 #define RME96_IO_RESET_PLAY_POS 0x4FFFC
87 #define RME96_IO_SET_REC_POS 0x50000
88 #define RME96_IO_RESET_REC_POS 0x5FFFC
89 #define RME96_IO_GET_PLAY_POS 0x20000
90 #define RME96_IO_GET_REC_POS 0x30000
92 /* Write control register bits */
93 #define RME96_WCR_START (1 << 0)
94 #define RME96_WCR_START_2 (1 << 1)
95 #define RME96_WCR_GAIN_0 (1 << 2)
96 #define RME96_WCR_GAIN_1 (1 << 3)
97 #define RME96_WCR_MODE24 (1 << 4)
98 #define RME96_WCR_MODE24_2 (1 << 5)
99 #define RME96_WCR_BM (1 << 6)
100 #define RME96_WCR_BM_2 (1 << 7)
101 #define RME96_WCR_ADAT (1 << 8)
102 #define RME96_WCR_FREQ_0 (1 << 9)
103 #define RME96_WCR_FREQ_1 (1 << 10)
104 #define RME96_WCR_DS (1 << 11)
105 #define RME96_WCR_PRO (1 << 12)
106 #define RME96_WCR_EMP (1 << 13)
107 #define RME96_WCR_SEL (1 << 14)
108 #define RME96_WCR_MASTER (1 << 15)
109 #define RME96_WCR_PD (1 << 16)
110 #define RME96_WCR_INP_0 (1 << 17)
111 #define RME96_WCR_INP_1 (1 << 18)
112 #define RME96_WCR_THRU_0 (1 << 19)
113 #define RME96_WCR_THRU_1 (1 << 20)
114 #define RME96_WCR_THRU_2 (1 << 21)
115 #define RME96_WCR_THRU_3 (1 << 22)
116 #define RME96_WCR_THRU_4 (1 << 23)
117 #define RME96_WCR_THRU_5 (1 << 24)
118 #define RME96_WCR_THRU_6 (1 << 25)
119 #define RME96_WCR_THRU_7 (1 << 26)
120 #define RME96_WCR_DOLBY (1 << 27)
121 #define RME96_WCR_MONITOR_0 (1 << 28)
122 #define RME96_WCR_MONITOR_1 (1 << 29)
123 #define RME96_WCR_ISEL (1 << 30)
124 #define RME96_WCR_IDIS (1 << 31)
126 #define RME96_WCR_BITPOS_GAIN_0 2
127 #define RME96_WCR_BITPOS_GAIN_1 3
128 #define RME96_WCR_BITPOS_FREQ_0 9
129 #define RME96_WCR_BITPOS_FREQ_1 10
130 #define RME96_WCR_BITPOS_INP_0 17
131 #define RME96_WCR_BITPOS_INP_1 18
132 #define RME96_WCR_BITPOS_MONITOR_0 28
133 #define RME96_WCR_BITPOS_MONITOR_1 29
135 /* Read control register bits */
136 #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
137 #define RME96_RCR_IRQ_2 (1 << 16)
138 #define RME96_RCR_T_OUT (1 << 17)
139 #define RME96_RCR_DEV_ID_0 (1 << 21)
140 #define RME96_RCR_DEV_ID_1 (1 << 22)
141 #define RME96_RCR_LOCK (1 << 23)
142 #define RME96_RCR_VERF (1 << 26)
143 #define RME96_RCR_F0 (1 << 27)
144 #define RME96_RCR_F1 (1 << 28)
145 #define RME96_RCR_F2 (1 << 29)
146 #define RME96_RCR_AUTOSYNC (1 << 30)
147 #define RME96_RCR_IRQ (1 << 31)
149 #define RME96_RCR_BITPOS_F0 27
150 #define RME96_RCR_BITPOS_F1 28
151 #define RME96_RCR_BITPOS_F2 29
153 /* Additional register bits */
154 #define RME96_AR_WSEL (1 << 0)
155 #define RME96_AR_ANALOG (1 << 1)
156 #define RME96_AR_FREQPAD_0 (1 << 2)
157 #define RME96_AR_FREQPAD_1 (1 << 3)
158 #define RME96_AR_FREQPAD_2 (1 << 4)
159 #define RME96_AR_PD2 (1 << 5)
160 #define RME96_AR_DAC_EN (1 << 6)
161 #define RME96_AR_CLATCH (1 << 7)
162 #define RME96_AR_CCLK (1 << 8)
163 #define RME96_AR_CDATA (1 << 9)
165 #define RME96_AR_BITPOS_F0 2
166 #define RME96_AR_BITPOS_F1 3
167 #define RME96_AR_BITPOS_F2 4
170 #define RME96_MONITOR_TRACKS_1_2 0
171 #define RME96_MONITOR_TRACKS_3_4 1
172 #define RME96_MONITOR_TRACKS_5_6 2
173 #define RME96_MONITOR_TRACKS_7_8 3
176 #define RME96_ATTENUATION_0 0
177 #define RME96_ATTENUATION_6 1
178 #define RME96_ATTENUATION_12 2
179 #define RME96_ATTENUATION_18 3
182 #define RME96_INPUT_OPTICAL 0
183 #define RME96_INPUT_COAXIAL 1
184 #define RME96_INPUT_INTERNAL 2
185 #define RME96_INPUT_XLR 3
186 #define RME96_INPUT_ANALOG 4
189 #define RME96_CLOCKMODE_SLAVE 0
190 #define RME96_CLOCKMODE_MASTER 1
191 #define RME96_CLOCKMODE_WORDCLOCK 2
193 /* Block sizes in bytes */
194 #define RME96_SMALL_BLOCK_SIZE 2048
195 #define RME96_LARGE_BLOCK_SIZE 8192
198 #define RME96_AD1852_VOL_BITS 14
199 #define RME96_AD1855_VOL_BITS 10
201 /* Defines for snd_rme96_trigger */
202 #define RME96_TB_START_PLAYBACK 1
203 #define RME96_TB_START_CAPTURE 2
204 #define RME96_TB_STOP_PLAYBACK 4
205 #define RME96_TB_STOP_CAPTURE 8
206 #define RME96_TB_RESET_PLAYPOS 16
207 #define RME96_TB_RESET_CAPTUREPOS 32
208 #define RME96_TB_CLEAR_PLAYBACK_IRQ 64
209 #define RME96_TB_CLEAR_CAPTURE_IRQ 128
210 #define RME96_RESUME_PLAYBACK (RME96_TB_START_PLAYBACK)
211 #define RME96_RESUME_CAPTURE (RME96_TB_START_CAPTURE)
212 #define RME96_RESUME_BOTH (RME96_RESUME_PLAYBACK \
213 | RME96_RESUME_CAPTURE)
214 #define RME96_START_PLAYBACK (RME96_TB_START_PLAYBACK \
215 | RME96_TB_RESET_PLAYPOS)
216 #define RME96_START_CAPTURE (RME96_TB_START_CAPTURE \
217 | RME96_TB_RESET_CAPTUREPOS)
218 #define RME96_START_BOTH (RME96_START_PLAYBACK \
219 | RME96_START_CAPTURE)
220 #define RME96_STOP_PLAYBACK (RME96_TB_STOP_PLAYBACK \
221 | RME96_TB_CLEAR_PLAYBACK_IRQ)
222 #define RME96_STOP_CAPTURE (RME96_TB_STOP_CAPTURE \
223 | RME96_TB_CLEAR_CAPTURE_IRQ)
224 #define RME96_STOP_BOTH (RME96_STOP_PLAYBACK \
225 | RME96_STOP_CAPTURE)
231 void __iomem
*iobase
;
233 u32 wcreg
; /* cached write control register value */
234 u32 wcreg_spdif
; /* S/PDIF setup */
235 u32 wcreg_spdif_stream
; /* S/PDIF setup (temporary) */
236 u32 rcreg
; /* cached read control register value */
237 u32 areg
; /* cached additional register value */
238 u16 vol
[2]; /* cached volume of analog output */
240 u8 rev
; /* card revision number */
242 #ifdef CONFIG_PM_SLEEP
243 u32 playback_pointer
;
245 void *playback_suspend_buffer
;
246 void *capture_suspend_buffer
;
249 struct snd_pcm_substream
*playback_substream
;
250 struct snd_pcm_substream
*capture_substream
;
252 int playback_frlog
; /* log2 of framesize */
255 size_t playback_periodsize
; /* in bytes, zero if not used */
256 size_t capture_periodsize
; /* in bytes, zero if not used */
258 struct snd_card
*card
;
259 struct snd_pcm
*spdif_pcm
;
260 struct snd_pcm
*adat_pcm
;
262 struct snd_kcontrol
*spdif_ctl
;
265 static const struct pci_device_id snd_rme96_ids
[] = {
266 { PCI_VDEVICE(XILINX
, PCI_DEVICE_ID_RME_DIGI96
), 0, },
267 { PCI_VDEVICE(XILINX
, PCI_DEVICE_ID_RME_DIGI96_8
), 0, },
268 { PCI_VDEVICE(XILINX
, PCI_DEVICE_ID_RME_DIGI96_8_PRO
), 0, },
269 { PCI_VDEVICE(XILINX
, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST
), 0, },
273 MODULE_DEVICE_TABLE(pci
, snd_rme96_ids
);
275 #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
276 #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
277 #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
278 #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
279 (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
280 #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
281 #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
282 ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
283 #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
286 snd_rme96_playback_prepare(struct snd_pcm_substream
*substream
);
289 snd_rme96_capture_prepare(struct snd_pcm_substream
*substream
);
292 snd_rme96_playback_trigger(struct snd_pcm_substream
*substream
,
296 snd_rme96_capture_trigger(struct snd_pcm_substream
*substream
,
299 static snd_pcm_uframes_t
300 snd_rme96_playback_pointer(struct snd_pcm_substream
*substream
);
302 static snd_pcm_uframes_t
303 snd_rme96_capture_pointer(struct snd_pcm_substream
*substream
);
305 static void snd_rme96_proc_init(struct rme96
*rme96
);
308 snd_rme96_create_switches(struct snd_card
*card
,
309 struct rme96
*rme96
);
312 snd_rme96_getinputtype(struct rme96
*rme96
);
314 static inline unsigned int
315 snd_rme96_playback_ptr(struct rme96
*rme96
)
317 return (readl(rme96
->iobase
+ RME96_IO_GET_PLAY_POS
)
318 & RME96_RCR_AUDIO_ADDR_MASK
) >> rme96
->playback_frlog
;
321 static inline unsigned int
322 snd_rme96_capture_ptr(struct rme96
*rme96
)
324 return (readl(rme96
->iobase
+ RME96_IO_GET_REC_POS
)
325 & RME96_RCR_AUDIO_ADDR_MASK
) >> rme96
->capture_frlog
;
329 snd_rme96_playback_silence(struct snd_pcm_substream
*substream
,
330 int channel
, /* not used (interleaved data) */
331 snd_pcm_uframes_t pos
,
332 snd_pcm_uframes_t count
)
334 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
335 count
<<= rme96
->playback_frlog
;
336 pos
<<= rme96
->playback_frlog
;
337 memset_io(rme96
->iobase
+ RME96_IO_PLAY_BUFFER
+ pos
,
343 snd_rme96_playback_copy(struct snd_pcm_substream
*substream
,
344 int channel
, /* not used (interleaved data) */
345 snd_pcm_uframes_t pos
,
347 snd_pcm_uframes_t count
)
349 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
350 count
<<= rme96
->playback_frlog
;
351 pos
<<= rme96
->playback_frlog
;
352 return copy_from_user_toio(rme96
->iobase
+ RME96_IO_PLAY_BUFFER
+ pos
, src
,
357 snd_rme96_capture_copy(struct snd_pcm_substream
*substream
,
358 int channel
, /* not used (interleaved data) */
359 snd_pcm_uframes_t pos
,
361 snd_pcm_uframes_t count
)
363 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
364 count
<<= rme96
->capture_frlog
;
365 pos
<<= rme96
->capture_frlog
;
366 return copy_to_user_fromio(dst
, rme96
->iobase
+ RME96_IO_REC_BUFFER
+ pos
,
371 * Digital output capabilities (S/PDIF)
373 static struct snd_pcm_hardware snd_rme96_playback_spdif_info
=
375 .info
= (SNDRV_PCM_INFO_MMAP_IOMEM
|
376 SNDRV_PCM_INFO_MMAP_VALID
|
377 SNDRV_PCM_INFO_SYNC_START
|
378 SNDRV_PCM_INFO_RESUME
|
379 SNDRV_PCM_INFO_INTERLEAVED
|
380 SNDRV_PCM_INFO_PAUSE
),
381 .formats
= (SNDRV_PCM_FMTBIT_S16_LE
|
382 SNDRV_PCM_FMTBIT_S32_LE
),
383 .rates
= (SNDRV_PCM_RATE_32000
|
384 SNDRV_PCM_RATE_44100
|
385 SNDRV_PCM_RATE_48000
|
386 SNDRV_PCM_RATE_64000
|
387 SNDRV_PCM_RATE_88200
|
388 SNDRV_PCM_RATE_96000
),
393 .buffer_bytes_max
= RME96_BUFFER_SIZE
,
394 .period_bytes_min
= RME96_SMALL_BLOCK_SIZE
,
395 .period_bytes_max
= RME96_LARGE_BLOCK_SIZE
,
396 .periods_min
= RME96_BUFFER_SIZE
/ RME96_LARGE_BLOCK_SIZE
,
397 .periods_max
= RME96_BUFFER_SIZE
/ RME96_SMALL_BLOCK_SIZE
,
402 * Digital input capabilities (S/PDIF)
404 static struct snd_pcm_hardware snd_rme96_capture_spdif_info
=
406 .info
= (SNDRV_PCM_INFO_MMAP_IOMEM
|
407 SNDRV_PCM_INFO_MMAP_VALID
|
408 SNDRV_PCM_INFO_SYNC_START
|
409 SNDRV_PCM_INFO_RESUME
|
410 SNDRV_PCM_INFO_INTERLEAVED
|
411 SNDRV_PCM_INFO_PAUSE
),
412 .formats
= (SNDRV_PCM_FMTBIT_S16_LE
|
413 SNDRV_PCM_FMTBIT_S32_LE
),
414 .rates
= (SNDRV_PCM_RATE_32000
|
415 SNDRV_PCM_RATE_44100
|
416 SNDRV_PCM_RATE_48000
|
417 SNDRV_PCM_RATE_64000
|
418 SNDRV_PCM_RATE_88200
|
419 SNDRV_PCM_RATE_96000
),
424 .buffer_bytes_max
= RME96_BUFFER_SIZE
,
425 .period_bytes_min
= RME96_SMALL_BLOCK_SIZE
,
426 .period_bytes_max
= RME96_LARGE_BLOCK_SIZE
,
427 .periods_min
= RME96_BUFFER_SIZE
/ RME96_LARGE_BLOCK_SIZE
,
428 .periods_max
= RME96_BUFFER_SIZE
/ RME96_SMALL_BLOCK_SIZE
,
433 * Digital output capabilities (ADAT)
435 static struct snd_pcm_hardware snd_rme96_playback_adat_info
=
437 .info
= (SNDRV_PCM_INFO_MMAP_IOMEM
|
438 SNDRV_PCM_INFO_MMAP_VALID
|
439 SNDRV_PCM_INFO_SYNC_START
|
440 SNDRV_PCM_INFO_RESUME
|
441 SNDRV_PCM_INFO_INTERLEAVED
|
442 SNDRV_PCM_INFO_PAUSE
),
443 .formats
= (SNDRV_PCM_FMTBIT_S16_LE
|
444 SNDRV_PCM_FMTBIT_S32_LE
),
445 .rates
= (SNDRV_PCM_RATE_44100
|
446 SNDRV_PCM_RATE_48000
),
451 .buffer_bytes_max
= RME96_BUFFER_SIZE
,
452 .period_bytes_min
= RME96_SMALL_BLOCK_SIZE
,
453 .period_bytes_max
= RME96_LARGE_BLOCK_SIZE
,
454 .periods_min
= RME96_BUFFER_SIZE
/ RME96_LARGE_BLOCK_SIZE
,
455 .periods_max
= RME96_BUFFER_SIZE
/ RME96_SMALL_BLOCK_SIZE
,
460 * Digital input capabilities (ADAT)
462 static struct snd_pcm_hardware snd_rme96_capture_adat_info
=
464 .info
= (SNDRV_PCM_INFO_MMAP_IOMEM
|
465 SNDRV_PCM_INFO_MMAP_VALID
|
466 SNDRV_PCM_INFO_SYNC_START
|
467 SNDRV_PCM_INFO_RESUME
|
468 SNDRV_PCM_INFO_INTERLEAVED
|
469 SNDRV_PCM_INFO_PAUSE
),
470 .formats
= (SNDRV_PCM_FMTBIT_S16_LE
|
471 SNDRV_PCM_FMTBIT_S32_LE
),
472 .rates
= (SNDRV_PCM_RATE_44100
|
473 SNDRV_PCM_RATE_48000
),
478 .buffer_bytes_max
= RME96_BUFFER_SIZE
,
479 .period_bytes_min
= RME96_SMALL_BLOCK_SIZE
,
480 .period_bytes_max
= RME96_LARGE_BLOCK_SIZE
,
481 .periods_min
= RME96_BUFFER_SIZE
/ RME96_LARGE_BLOCK_SIZE
,
482 .periods_max
= RME96_BUFFER_SIZE
/ RME96_SMALL_BLOCK_SIZE
,
487 * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
488 * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
489 * on the falling edge of CCLK and be stable on the rising edge. The rising
490 * edge of CLATCH after the last data bit clocks in the whole data word.
491 * A fast processor could probably drive the SPI interface faster than the
492 * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
493 * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
495 * NOTE: increased delay from 1 to 10, since there where problems setting
499 snd_rme96_write_SPI(struct rme96
*rme96
, u16 val
)
503 for (i
= 0; i
< 16; i
++) {
505 rme96
->areg
|= RME96_AR_CDATA
;
507 rme96
->areg
&= ~RME96_AR_CDATA
;
509 rme96
->areg
&= ~(RME96_AR_CCLK
| RME96_AR_CLATCH
);
510 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
512 rme96
->areg
|= RME96_AR_CCLK
;
513 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
517 rme96
->areg
&= ~(RME96_AR_CCLK
| RME96_AR_CDATA
);
518 rme96
->areg
|= RME96_AR_CLATCH
;
519 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
521 rme96
->areg
&= ~RME96_AR_CLATCH
;
522 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
526 snd_rme96_apply_dac_volume(struct rme96
*rme96
)
528 if (RME96_DAC_IS_1852(rme96
)) {
529 snd_rme96_write_SPI(rme96
, (rme96
->vol
[0] << 2) | 0x0);
530 snd_rme96_write_SPI(rme96
, (rme96
->vol
[1] << 2) | 0x2);
531 } else if (RME96_DAC_IS_1855(rme96
)) {
532 snd_rme96_write_SPI(rme96
, (rme96
->vol
[0] & 0x3FF) | 0x000);
533 snd_rme96_write_SPI(rme96
, (rme96
->vol
[1] & 0x3FF) | 0x400);
538 snd_rme96_reset_dac(struct rme96
*rme96
)
540 writel(rme96
->wcreg
| RME96_WCR_PD
,
541 rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
542 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
546 snd_rme96_getmontracks(struct rme96
*rme96
)
548 return ((rme96
->wcreg
>> RME96_WCR_BITPOS_MONITOR_0
) & 1) +
549 (((rme96
->wcreg
>> RME96_WCR_BITPOS_MONITOR_1
) & 1) << 1);
553 snd_rme96_setmontracks(struct rme96
*rme96
,
557 rme96
->wcreg
|= RME96_WCR_MONITOR_0
;
559 rme96
->wcreg
&= ~RME96_WCR_MONITOR_0
;
562 rme96
->wcreg
|= RME96_WCR_MONITOR_1
;
564 rme96
->wcreg
&= ~RME96_WCR_MONITOR_1
;
566 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
571 snd_rme96_getattenuation(struct rme96
*rme96
)
573 return ((rme96
->wcreg
>> RME96_WCR_BITPOS_GAIN_0
) & 1) +
574 (((rme96
->wcreg
>> RME96_WCR_BITPOS_GAIN_1
) & 1) << 1);
578 snd_rme96_setattenuation(struct rme96
*rme96
,
581 switch (attenuation
) {
583 rme96
->wcreg
= (rme96
->wcreg
& ~RME96_WCR_GAIN_0
) &
587 rme96
->wcreg
= (rme96
->wcreg
| RME96_WCR_GAIN_0
) &
591 rme96
->wcreg
= (rme96
->wcreg
& ~RME96_WCR_GAIN_0
) |
595 rme96
->wcreg
= (rme96
->wcreg
| RME96_WCR_GAIN_0
) |
601 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
606 snd_rme96_capture_getrate(struct rme96
*rme96
,
612 if (rme96
->areg
& RME96_AR_ANALOG
) {
613 /* Analog input, overrides S/PDIF setting */
614 n
= ((rme96
->areg
>> RME96_AR_BITPOS_F0
) & 1) +
615 (((rme96
->areg
>> RME96_AR_BITPOS_F1
) & 1) << 1);
629 return (rme96
->areg
& RME96_AR_BITPOS_F2
) ? rate
<< 1 : rate
;
632 rme96
->rcreg
= readl(rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
633 if (rme96
->rcreg
& RME96_RCR_LOCK
) {
636 if (rme96
->rcreg
& RME96_RCR_T_OUT
) {
642 if (rme96
->rcreg
& RME96_RCR_VERF
) {
647 n
= ((rme96
->rcreg
>> RME96_RCR_BITPOS_F0
) & 1) +
648 (((rme96
->rcreg
>> RME96_RCR_BITPOS_F1
) & 1) << 1) +
649 (((rme96
->rcreg
>> RME96_RCR_BITPOS_F2
) & 1) << 2);
653 if (rme96
->rcreg
& RME96_RCR_T_OUT
) {
657 case 3: return 96000;
658 case 4: return 88200;
659 case 5: return 48000;
660 case 6: return 44100;
661 case 7: return 32000;
669 snd_rme96_playback_getrate(struct rme96
*rme96
)
673 if (!(rme96
->wcreg
& RME96_WCR_MASTER
) &&
674 snd_rme96_getinputtype(rme96
) != RME96_INPUT_ANALOG
&&
675 (rate
= snd_rme96_capture_getrate(rme96
, &dummy
)) > 0)
680 rate
= ((rme96
->wcreg
>> RME96_WCR_BITPOS_FREQ_0
) & 1) +
681 (((rme96
->wcreg
>> RME96_WCR_BITPOS_FREQ_1
) & 1) << 1);
695 return (rme96
->wcreg
& RME96_WCR_DS
) ? rate
<< 1 : rate
;
699 snd_rme96_playback_setrate(struct rme96
*rme96
,
704 ds
= rme96
->wcreg
& RME96_WCR_DS
;
707 rme96
->wcreg
&= ~RME96_WCR_DS
;
708 rme96
->wcreg
= (rme96
->wcreg
| RME96_WCR_FREQ_0
) &
712 rme96
->wcreg
&= ~RME96_WCR_DS
;
713 rme96
->wcreg
= (rme96
->wcreg
| RME96_WCR_FREQ_1
) &
717 rme96
->wcreg
&= ~RME96_WCR_DS
;
718 rme96
->wcreg
= (rme96
->wcreg
| RME96_WCR_FREQ_0
) |
722 rme96
->wcreg
|= RME96_WCR_DS
;
723 rme96
->wcreg
= (rme96
->wcreg
| RME96_WCR_FREQ_0
) &
727 rme96
->wcreg
|= RME96_WCR_DS
;
728 rme96
->wcreg
= (rme96
->wcreg
| RME96_WCR_FREQ_1
) &
732 rme96
->wcreg
|= RME96_WCR_DS
;
733 rme96
->wcreg
= (rme96
->wcreg
| RME96_WCR_FREQ_0
) |
739 if ((!ds
&& rme96
->wcreg
& RME96_WCR_DS
) ||
740 (ds
&& !(rme96
->wcreg
& RME96_WCR_DS
)))
742 /* change to/from double-speed: reset the DAC (if available) */
743 snd_rme96_reset_dac(rme96
);
745 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
751 snd_rme96_capture_analog_setrate(struct rme96
*rme96
,
756 rme96
->areg
= ((rme96
->areg
| RME96_AR_FREQPAD_0
) &
757 ~RME96_AR_FREQPAD_1
) & ~RME96_AR_FREQPAD_2
;
760 rme96
->areg
= ((rme96
->areg
& ~RME96_AR_FREQPAD_0
) |
761 RME96_AR_FREQPAD_1
) & ~RME96_AR_FREQPAD_2
;
764 rme96
->areg
= ((rme96
->areg
| RME96_AR_FREQPAD_0
) |
765 RME96_AR_FREQPAD_1
) & ~RME96_AR_FREQPAD_2
;
768 if (rme96
->rev
< 4) {
771 rme96
->areg
= ((rme96
->areg
| RME96_AR_FREQPAD_0
) &
772 ~RME96_AR_FREQPAD_1
) | RME96_AR_FREQPAD_2
;
775 if (rme96
->rev
< 4) {
778 rme96
->areg
= ((rme96
->areg
& ~RME96_AR_FREQPAD_0
) |
779 RME96_AR_FREQPAD_1
) | RME96_AR_FREQPAD_2
;
782 rme96
->areg
= ((rme96
->areg
| RME96_AR_FREQPAD_0
) |
783 RME96_AR_FREQPAD_1
) | RME96_AR_FREQPAD_2
;
788 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
793 snd_rme96_setclockmode(struct rme96
*rme96
,
797 case RME96_CLOCKMODE_SLAVE
:
799 rme96
->wcreg
&= ~RME96_WCR_MASTER
;
800 rme96
->areg
&= ~RME96_AR_WSEL
;
802 case RME96_CLOCKMODE_MASTER
:
804 rme96
->wcreg
|= RME96_WCR_MASTER
;
805 rme96
->areg
&= ~RME96_AR_WSEL
;
807 case RME96_CLOCKMODE_WORDCLOCK
:
808 /* Word clock is a master mode */
809 rme96
->wcreg
|= RME96_WCR_MASTER
;
810 rme96
->areg
|= RME96_AR_WSEL
;
815 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
816 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
821 snd_rme96_getclockmode(struct rme96
*rme96
)
823 if (rme96
->areg
& RME96_AR_WSEL
) {
824 return RME96_CLOCKMODE_WORDCLOCK
;
826 return (rme96
->wcreg
& RME96_WCR_MASTER
) ? RME96_CLOCKMODE_MASTER
:
827 RME96_CLOCKMODE_SLAVE
;
831 snd_rme96_setinputtype(struct rme96
*rme96
,
837 case RME96_INPUT_OPTICAL
:
838 rme96
->wcreg
= (rme96
->wcreg
& ~RME96_WCR_INP_0
) &
841 case RME96_INPUT_COAXIAL
:
842 rme96
->wcreg
= (rme96
->wcreg
| RME96_WCR_INP_0
) &
845 case RME96_INPUT_INTERNAL
:
846 rme96
->wcreg
= (rme96
->wcreg
& ~RME96_WCR_INP_0
) |
849 case RME96_INPUT_XLR
:
850 if ((rme96
->pci
->device
!= PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST
&&
851 rme96
->pci
->device
!= PCI_DEVICE_ID_RME_DIGI96_8_PRO
) ||
852 (rme96
->pci
->device
== PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST
&&
855 /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
858 rme96
->wcreg
= (rme96
->wcreg
| RME96_WCR_INP_0
) |
861 case RME96_INPUT_ANALOG
:
862 if (!RME96_HAS_ANALOG_IN(rme96
)) {
865 rme96
->areg
|= RME96_AR_ANALOG
;
866 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
867 if (rme96
->rev
< 4) {
869 * Revision less than 004 does not support 64 and
872 if (snd_rme96_capture_getrate(rme96
, &n
) == 88200) {
873 snd_rme96_capture_analog_setrate(rme96
, 44100);
875 if (snd_rme96_capture_getrate(rme96
, &n
) == 64000) {
876 snd_rme96_capture_analog_setrate(rme96
, 32000);
883 if (type
!= RME96_INPUT_ANALOG
&& RME96_HAS_ANALOG_IN(rme96
)) {
884 rme96
->areg
&= ~RME96_AR_ANALOG
;
885 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
887 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
892 snd_rme96_getinputtype(struct rme96
*rme96
)
894 if (rme96
->areg
& RME96_AR_ANALOG
) {
895 return RME96_INPUT_ANALOG
;
897 return ((rme96
->wcreg
>> RME96_WCR_BITPOS_INP_0
) & 1) +
898 (((rme96
->wcreg
>> RME96_WCR_BITPOS_INP_1
) & 1) << 1);
902 snd_rme96_setframelog(struct rme96
*rme96
,
908 if (n_channels
== 2) {
911 /* assume 8 channels */
915 frlog
+= (rme96
->wcreg
& RME96_WCR_MODE24
) ? 2 : 1;
916 rme96
->playback_frlog
= frlog
;
918 frlog
+= (rme96
->wcreg
& RME96_WCR_MODE24_2
) ? 2 : 1;
919 rme96
->capture_frlog
= frlog
;
924 snd_rme96_playback_setformat(struct rme96
*rme96
, snd_pcm_format_t format
)
927 case SNDRV_PCM_FORMAT_S16_LE
:
928 rme96
->wcreg
&= ~RME96_WCR_MODE24
;
930 case SNDRV_PCM_FORMAT_S32_LE
:
931 rme96
->wcreg
|= RME96_WCR_MODE24
;
936 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
941 snd_rme96_capture_setformat(struct rme96
*rme96
, snd_pcm_format_t format
)
944 case SNDRV_PCM_FORMAT_S16_LE
:
945 rme96
->wcreg
&= ~RME96_WCR_MODE24_2
;
947 case SNDRV_PCM_FORMAT_S32_LE
:
948 rme96
->wcreg
|= RME96_WCR_MODE24_2
;
953 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
958 snd_rme96_set_period_properties(struct rme96
*rme96
,
961 switch (period_bytes
) {
962 case RME96_LARGE_BLOCK_SIZE
:
963 rme96
->wcreg
&= ~RME96_WCR_ISEL
;
965 case RME96_SMALL_BLOCK_SIZE
:
966 rme96
->wcreg
|= RME96_WCR_ISEL
;
972 rme96
->wcreg
&= ~RME96_WCR_IDIS
;
973 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
977 snd_rme96_playback_hw_params(struct snd_pcm_substream
*substream
,
978 struct snd_pcm_hw_params
*params
)
980 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
981 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
982 int err
, rate
, dummy
;
984 runtime
->dma_area
= (void __force
*)(rme96
->iobase
+
985 RME96_IO_PLAY_BUFFER
);
986 runtime
->dma_addr
= rme96
->port
+ RME96_IO_PLAY_BUFFER
;
987 runtime
->dma_bytes
= RME96_BUFFER_SIZE
;
989 spin_lock_irq(&rme96
->lock
);
990 if (!(rme96
->wcreg
& RME96_WCR_MASTER
) &&
991 snd_rme96_getinputtype(rme96
) != RME96_INPUT_ANALOG
&&
992 (rate
= snd_rme96_capture_getrate(rme96
, &dummy
)) > 0)
995 if ((int)params_rate(params
) != rate
) {
996 spin_unlock_irq(&rme96
->lock
);
999 } else if ((err
= snd_rme96_playback_setrate(rme96
, params_rate(params
))) < 0) {
1000 spin_unlock_irq(&rme96
->lock
);
1003 if ((err
= snd_rme96_playback_setformat(rme96
, params_format(params
))) < 0) {
1004 spin_unlock_irq(&rme96
->lock
);
1007 snd_rme96_setframelog(rme96
, params_channels(params
), 1);
1008 if (rme96
->capture_periodsize
!= 0) {
1009 if (params_period_size(params
) << rme96
->playback_frlog
!=
1010 rme96
->capture_periodsize
)
1012 spin_unlock_irq(&rme96
->lock
);
1016 rme96
->playback_periodsize
=
1017 params_period_size(params
) << rme96
->playback_frlog
;
1018 snd_rme96_set_period_properties(rme96
, rme96
->playback_periodsize
);
1020 if ((rme96
->wcreg
& RME96_WCR_ADAT
) == 0) {
1021 rme96
->wcreg
&= ~(RME96_WCR_PRO
| RME96_WCR_DOLBY
| RME96_WCR_EMP
);
1022 writel(rme96
->wcreg
|= rme96
->wcreg_spdif_stream
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
1024 spin_unlock_irq(&rme96
->lock
);
1030 snd_rme96_capture_hw_params(struct snd_pcm_substream
*substream
,
1031 struct snd_pcm_hw_params
*params
)
1033 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1034 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1035 int err
, isadat
, rate
;
1037 runtime
->dma_area
= (void __force
*)(rme96
->iobase
+
1038 RME96_IO_REC_BUFFER
);
1039 runtime
->dma_addr
= rme96
->port
+ RME96_IO_REC_BUFFER
;
1040 runtime
->dma_bytes
= RME96_BUFFER_SIZE
;
1042 spin_lock_irq(&rme96
->lock
);
1043 if ((err
= snd_rme96_capture_setformat(rme96
, params_format(params
))) < 0) {
1044 spin_unlock_irq(&rme96
->lock
);
1047 if (snd_rme96_getinputtype(rme96
) == RME96_INPUT_ANALOG
) {
1048 if ((err
= snd_rme96_capture_analog_setrate(rme96
,
1049 params_rate(params
))) < 0)
1051 spin_unlock_irq(&rme96
->lock
);
1054 } else if ((rate
= snd_rme96_capture_getrate(rme96
, &isadat
)) > 0) {
1055 if ((int)params_rate(params
) != rate
) {
1056 spin_unlock_irq(&rme96
->lock
);
1059 if ((isadat
&& runtime
->hw
.channels_min
== 2) ||
1060 (!isadat
&& runtime
->hw
.channels_min
== 8))
1062 spin_unlock_irq(&rme96
->lock
);
1066 snd_rme96_setframelog(rme96
, params_channels(params
), 0);
1067 if (rme96
->playback_periodsize
!= 0) {
1068 if (params_period_size(params
) << rme96
->capture_frlog
!=
1069 rme96
->playback_periodsize
)
1071 spin_unlock_irq(&rme96
->lock
);
1075 rme96
->capture_periodsize
=
1076 params_period_size(params
) << rme96
->capture_frlog
;
1077 snd_rme96_set_period_properties(rme96
, rme96
->capture_periodsize
);
1078 spin_unlock_irq(&rme96
->lock
);
1084 snd_rme96_trigger(struct rme96
*rme96
,
1087 if (op
& RME96_TB_RESET_PLAYPOS
)
1088 writel(0, rme96
->iobase
+ RME96_IO_RESET_PLAY_POS
);
1089 if (op
& RME96_TB_RESET_CAPTUREPOS
)
1090 writel(0, rme96
->iobase
+ RME96_IO_RESET_REC_POS
);
1091 if (op
& RME96_TB_CLEAR_PLAYBACK_IRQ
) {
1092 rme96
->rcreg
= readl(rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
1093 if (rme96
->rcreg
& RME96_RCR_IRQ
)
1094 writel(0, rme96
->iobase
+ RME96_IO_CONFIRM_PLAY_IRQ
);
1096 if (op
& RME96_TB_CLEAR_CAPTURE_IRQ
) {
1097 rme96
->rcreg
= readl(rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
1098 if (rme96
->rcreg
& RME96_RCR_IRQ_2
)
1099 writel(0, rme96
->iobase
+ RME96_IO_CONFIRM_REC_IRQ
);
1101 if (op
& RME96_TB_START_PLAYBACK
)
1102 rme96
->wcreg
|= RME96_WCR_START
;
1103 if (op
& RME96_TB_STOP_PLAYBACK
)
1104 rme96
->wcreg
&= ~RME96_WCR_START
;
1105 if (op
& RME96_TB_START_CAPTURE
)
1106 rme96
->wcreg
|= RME96_WCR_START_2
;
1107 if (op
& RME96_TB_STOP_CAPTURE
)
1108 rme96
->wcreg
&= ~RME96_WCR_START_2
;
1109 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
1115 snd_rme96_interrupt(int irq
,
1118 struct rme96
*rme96
= (struct rme96
*)dev_id
;
1120 rme96
->rcreg
= readl(rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
1121 /* fastpath out, to ease interrupt sharing */
1122 if (!((rme96
->rcreg
& RME96_RCR_IRQ
) ||
1123 (rme96
->rcreg
& RME96_RCR_IRQ_2
)))
1128 if (rme96
->rcreg
& RME96_RCR_IRQ
) {
1130 snd_pcm_period_elapsed(rme96
->playback_substream
);
1131 writel(0, rme96
->iobase
+ RME96_IO_CONFIRM_PLAY_IRQ
);
1133 if (rme96
->rcreg
& RME96_RCR_IRQ_2
) {
1135 snd_pcm_period_elapsed(rme96
->capture_substream
);
1136 writel(0, rme96
->iobase
+ RME96_IO_CONFIRM_REC_IRQ
);
1141 static unsigned int period_bytes
[] = { RME96_SMALL_BLOCK_SIZE
, RME96_LARGE_BLOCK_SIZE
};
1143 static struct snd_pcm_hw_constraint_list hw_constraints_period_bytes
= {
1144 .count
= ARRAY_SIZE(period_bytes
),
1145 .list
= period_bytes
,
1150 rme96_set_buffer_size_constraint(struct rme96
*rme96
,
1151 struct snd_pcm_runtime
*runtime
)
1155 snd_pcm_hw_constraint_minmax(runtime
, SNDRV_PCM_HW_PARAM_BUFFER_BYTES
,
1156 RME96_BUFFER_SIZE
, RME96_BUFFER_SIZE
);
1157 if ((size
= rme96
->playback_periodsize
) != 0 ||
1158 (size
= rme96
->capture_periodsize
) != 0)
1159 snd_pcm_hw_constraint_minmax(runtime
,
1160 SNDRV_PCM_HW_PARAM_PERIOD_BYTES
,
1163 snd_pcm_hw_constraint_list(runtime
, 0,
1164 SNDRV_PCM_HW_PARAM_PERIOD_BYTES
,
1165 &hw_constraints_period_bytes
);
1169 snd_rme96_playback_spdif_open(struct snd_pcm_substream
*substream
)
1172 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1173 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1175 snd_pcm_set_sync(substream
);
1176 spin_lock_irq(&rme96
->lock
);
1177 if (rme96
->playback_substream
!= NULL
) {
1178 spin_unlock_irq(&rme96
->lock
);
1181 rme96
->wcreg
&= ~RME96_WCR_ADAT
;
1182 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
1183 rme96
->playback_substream
= substream
;
1184 spin_unlock_irq(&rme96
->lock
);
1186 runtime
->hw
= snd_rme96_playback_spdif_info
;
1187 if (!(rme96
->wcreg
& RME96_WCR_MASTER
) &&
1188 snd_rme96_getinputtype(rme96
) != RME96_INPUT_ANALOG
&&
1189 (rate
= snd_rme96_capture_getrate(rme96
, &dummy
)) > 0)
1192 runtime
->hw
.rates
= snd_pcm_rate_to_rate_bit(rate
);
1193 runtime
->hw
.rate_min
= rate
;
1194 runtime
->hw
.rate_max
= rate
;
1196 rme96_set_buffer_size_constraint(rme96
, runtime
);
1198 rme96
->wcreg_spdif_stream
= rme96
->wcreg_spdif
;
1199 rme96
->spdif_ctl
->vd
[0].access
&= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE
;
1200 snd_ctl_notify(rme96
->card
, SNDRV_CTL_EVENT_MASK_VALUE
|
1201 SNDRV_CTL_EVENT_MASK_INFO
, &rme96
->spdif_ctl
->id
);
1206 snd_rme96_capture_spdif_open(struct snd_pcm_substream
*substream
)
1209 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1210 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1212 snd_pcm_set_sync(substream
);
1213 runtime
->hw
= snd_rme96_capture_spdif_info
;
1214 if (snd_rme96_getinputtype(rme96
) != RME96_INPUT_ANALOG
&&
1215 (rate
= snd_rme96_capture_getrate(rme96
, &isadat
)) > 0)
1220 runtime
->hw
.rates
= snd_pcm_rate_to_rate_bit(rate
);
1221 runtime
->hw
.rate_min
= rate
;
1222 runtime
->hw
.rate_max
= rate
;
1225 spin_lock_irq(&rme96
->lock
);
1226 if (rme96
->capture_substream
!= NULL
) {
1227 spin_unlock_irq(&rme96
->lock
);
1230 rme96
->capture_substream
= substream
;
1231 spin_unlock_irq(&rme96
->lock
);
1233 rme96_set_buffer_size_constraint(rme96
, runtime
);
1238 snd_rme96_playback_adat_open(struct snd_pcm_substream
*substream
)
1241 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1242 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1244 snd_pcm_set_sync(substream
);
1245 spin_lock_irq(&rme96
->lock
);
1246 if (rme96
->playback_substream
!= NULL
) {
1247 spin_unlock_irq(&rme96
->lock
);
1250 rme96
->wcreg
|= RME96_WCR_ADAT
;
1251 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
1252 rme96
->playback_substream
= substream
;
1253 spin_unlock_irq(&rme96
->lock
);
1255 runtime
->hw
= snd_rme96_playback_adat_info
;
1256 if (!(rme96
->wcreg
& RME96_WCR_MASTER
) &&
1257 snd_rme96_getinputtype(rme96
) != RME96_INPUT_ANALOG
&&
1258 (rate
= snd_rme96_capture_getrate(rme96
, &dummy
)) > 0)
1261 runtime
->hw
.rates
= snd_pcm_rate_to_rate_bit(rate
);
1262 runtime
->hw
.rate_min
= rate
;
1263 runtime
->hw
.rate_max
= rate
;
1265 rme96_set_buffer_size_constraint(rme96
, runtime
);
1270 snd_rme96_capture_adat_open(struct snd_pcm_substream
*substream
)
1273 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1274 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1276 snd_pcm_set_sync(substream
);
1277 runtime
->hw
= snd_rme96_capture_adat_info
;
1278 if (snd_rme96_getinputtype(rme96
) == RME96_INPUT_ANALOG
) {
1279 /* makes no sense to use analog input. Note that analog
1280 expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
1283 if ((rate
= snd_rme96_capture_getrate(rme96
, &isadat
)) > 0) {
1287 runtime
->hw
.rates
= snd_pcm_rate_to_rate_bit(rate
);
1288 runtime
->hw
.rate_min
= rate
;
1289 runtime
->hw
.rate_max
= rate
;
1292 spin_lock_irq(&rme96
->lock
);
1293 if (rme96
->capture_substream
!= NULL
) {
1294 spin_unlock_irq(&rme96
->lock
);
1297 rme96
->capture_substream
= substream
;
1298 spin_unlock_irq(&rme96
->lock
);
1300 rme96_set_buffer_size_constraint(rme96
, runtime
);
1305 snd_rme96_playback_close(struct snd_pcm_substream
*substream
)
1307 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1310 spin_lock_irq(&rme96
->lock
);
1311 if (RME96_ISPLAYING(rme96
)) {
1312 snd_rme96_trigger(rme96
, RME96_STOP_PLAYBACK
);
1314 rme96
->playback_substream
= NULL
;
1315 rme96
->playback_periodsize
= 0;
1316 spdif
= (rme96
->wcreg
& RME96_WCR_ADAT
) == 0;
1317 spin_unlock_irq(&rme96
->lock
);
1319 rme96
->spdif_ctl
->vd
[0].access
|= SNDRV_CTL_ELEM_ACCESS_INACTIVE
;
1320 snd_ctl_notify(rme96
->card
, SNDRV_CTL_EVENT_MASK_VALUE
|
1321 SNDRV_CTL_EVENT_MASK_INFO
, &rme96
->spdif_ctl
->id
);
1327 snd_rme96_capture_close(struct snd_pcm_substream
*substream
)
1329 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1331 spin_lock_irq(&rme96
->lock
);
1332 if (RME96_ISRECORDING(rme96
)) {
1333 snd_rme96_trigger(rme96
, RME96_STOP_CAPTURE
);
1335 rme96
->capture_substream
= NULL
;
1336 rme96
->capture_periodsize
= 0;
1337 spin_unlock_irq(&rme96
->lock
);
1342 snd_rme96_playback_prepare(struct snd_pcm_substream
*substream
)
1344 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1346 spin_lock_irq(&rme96
->lock
);
1347 if (RME96_ISPLAYING(rme96
)) {
1348 snd_rme96_trigger(rme96
, RME96_STOP_PLAYBACK
);
1350 writel(0, rme96
->iobase
+ RME96_IO_RESET_PLAY_POS
);
1351 spin_unlock_irq(&rme96
->lock
);
1356 snd_rme96_capture_prepare(struct snd_pcm_substream
*substream
)
1358 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1360 spin_lock_irq(&rme96
->lock
);
1361 if (RME96_ISRECORDING(rme96
)) {
1362 snd_rme96_trigger(rme96
, RME96_STOP_CAPTURE
);
1364 writel(0, rme96
->iobase
+ RME96_IO_RESET_REC_POS
);
1365 spin_unlock_irq(&rme96
->lock
);
1370 snd_rme96_playback_trigger(struct snd_pcm_substream
*substream
,
1373 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1374 struct snd_pcm_substream
*s
;
1377 snd_pcm_group_for_each_entry(s
, substream
) {
1378 if (snd_pcm_substream_chip(s
) == rme96
)
1379 snd_pcm_trigger_done(s
, substream
);
1382 sync
= (rme96
->playback_substream
&& rme96
->capture_substream
) &&
1383 (rme96
->playback_substream
->group
==
1384 rme96
->capture_substream
->group
);
1387 case SNDRV_PCM_TRIGGER_START
:
1388 if (!RME96_ISPLAYING(rme96
)) {
1389 if (substream
!= rme96
->playback_substream
)
1391 snd_rme96_trigger(rme96
, sync
? RME96_START_BOTH
1392 : RME96_START_PLAYBACK
);
1396 case SNDRV_PCM_TRIGGER_SUSPEND
:
1397 case SNDRV_PCM_TRIGGER_STOP
:
1398 if (RME96_ISPLAYING(rme96
)) {
1399 if (substream
!= rme96
->playback_substream
)
1401 snd_rme96_trigger(rme96
, sync
? RME96_STOP_BOTH
1402 : RME96_STOP_PLAYBACK
);
1406 case SNDRV_PCM_TRIGGER_PAUSE_PUSH
:
1407 if (RME96_ISPLAYING(rme96
))
1408 snd_rme96_trigger(rme96
, sync
? RME96_STOP_BOTH
1409 : RME96_STOP_PLAYBACK
);
1412 case SNDRV_PCM_TRIGGER_RESUME
:
1413 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE
:
1414 if (!RME96_ISPLAYING(rme96
))
1415 snd_rme96_trigger(rme96
, sync
? RME96_RESUME_BOTH
1416 : RME96_RESUME_PLAYBACK
);
1427 snd_rme96_capture_trigger(struct snd_pcm_substream
*substream
,
1430 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1431 struct snd_pcm_substream
*s
;
1434 snd_pcm_group_for_each_entry(s
, substream
) {
1435 if (snd_pcm_substream_chip(s
) == rme96
)
1436 snd_pcm_trigger_done(s
, substream
);
1439 sync
= (rme96
->playback_substream
&& rme96
->capture_substream
) &&
1440 (rme96
->playback_substream
->group
==
1441 rme96
->capture_substream
->group
);
1444 case SNDRV_PCM_TRIGGER_START
:
1445 if (!RME96_ISRECORDING(rme96
)) {
1446 if (substream
!= rme96
->capture_substream
)
1448 snd_rme96_trigger(rme96
, sync
? RME96_START_BOTH
1449 : RME96_START_CAPTURE
);
1453 case SNDRV_PCM_TRIGGER_SUSPEND
:
1454 case SNDRV_PCM_TRIGGER_STOP
:
1455 if (RME96_ISRECORDING(rme96
)) {
1456 if (substream
!= rme96
->capture_substream
)
1458 snd_rme96_trigger(rme96
, sync
? RME96_STOP_BOTH
1459 : RME96_STOP_CAPTURE
);
1463 case SNDRV_PCM_TRIGGER_PAUSE_PUSH
:
1464 if (RME96_ISRECORDING(rme96
))
1465 snd_rme96_trigger(rme96
, sync
? RME96_STOP_BOTH
1466 : RME96_STOP_CAPTURE
);
1469 case SNDRV_PCM_TRIGGER_RESUME
:
1470 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE
:
1471 if (!RME96_ISRECORDING(rme96
))
1472 snd_rme96_trigger(rme96
, sync
? RME96_RESUME_BOTH
1473 : RME96_RESUME_CAPTURE
);
1483 static snd_pcm_uframes_t
1484 snd_rme96_playback_pointer(struct snd_pcm_substream
*substream
)
1486 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1487 return snd_rme96_playback_ptr(rme96
);
1490 static snd_pcm_uframes_t
1491 snd_rme96_capture_pointer(struct snd_pcm_substream
*substream
)
1493 struct rme96
*rme96
= snd_pcm_substream_chip(substream
);
1494 return snd_rme96_capture_ptr(rme96
);
1497 static struct snd_pcm_ops snd_rme96_playback_spdif_ops
= {
1498 .open
= snd_rme96_playback_spdif_open
,
1499 .close
= snd_rme96_playback_close
,
1500 .ioctl
= snd_pcm_lib_ioctl
,
1501 .hw_params
= snd_rme96_playback_hw_params
,
1502 .prepare
= snd_rme96_playback_prepare
,
1503 .trigger
= snd_rme96_playback_trigger
,
1504 .pointer
= snd_rme96_playback_pointer
,
1505 .copy
= snd_rme96_playback_copy
,
1506 .silence
= snd_rme96_playback_silence
,
1507 .mmap
= snd_pcm_lib_mmap_iomem
,
1510 static struct snd_pcm_ops snd_rme96_capture_spdif_ops
= {
1511 .open
= snd_rme96_capture_spdif_open
,
1512 .close
= snd_rme96_capture_close
,
1513 .ioctl
= snd_pcm_lib_ioctl
,
1514 .hw_params
= snd_rme96_capture_hw_params
,
1515 .prepare
= snd_rme96_capture_prepare
,
1516 .trigger
= snd_rme96_capture_trigger
,
1517 .pointer
= snd_rme96_capture_pointer
,
1518 .copy
= snd_rme96_capture_copy
,
1519 .mmap
= snd_pcm_lib_mmap_iomem
,
1522 static struct snd_pcm_ops snd_rme96_playback_adat_ops
= {
1523 .open
= snd_rme96_playback_adat_open
,
1524 .close
= snd_rme96_playback_close
,
1525 .ioctl
= snd_pcm_lib_ioctl
,
1526 .hw_params
= snd_rme96_playback_hw_params
,
1527 .prepare
= snd_rme96_playback_prepare
,
1528 .trigger
= snd_rme96_playback_trigger
,
1529 .pointer
= snd_rme96_playback_pointer
,
1530 .copy
= snd_rme96_playback_copy
,
1531 .silence
= snd_rme96_playback_silence
,
1532 .mmap
= snd_pcm_lib_mmap_iomem
,
1535 static struct snd_pcm_ops snd_rme96_capture_adat_ops
= {
1536 .open
= snd_rme96_capture_adat_open
,
1537 .close
= snd_rme96_capture_close
,
1538 .ioctl
= snd_pcm_lib_ioctl
,
1539 .hw_params
= snd_rme96_capture_hw_params
,
1540 .prepare
= snd_rme96_capture_prepare
,
1541 .trigger
= snd_rme96_capture_trigger
,
1542 .pointer
= snd_rme96_capture_pointer
,
1543 .copy
= snd_rme96_capture_copy
,
1544 .mmap
= snd_pcm_lib_mmap_iomem
,
1548 snd_rme96_free(void *private_data
)
1550 struct rme96
*rme96
= (struct rme96
*)private_data
;
1552 if (rme96
== NULL
) {
1555 if (rme96
->irq
>= 0) {
1556 snd_rme96_trigger(rme96
, RME96_STOP_BOTH
);
1557 rme96
->areg
&= ~RME96_AR_DAC_EN
;
1558 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
1559 free_irq(rme96
->irq
, (void *)rme96
);
1562 if (rme96
->iobase
) {
1563 iounmap(rme96
->iobase
);
1564 rme96
->iobase
= NULL
;
1567 pci_release_regions(rme96
->pci
);
1570 #ifdef CONFIG_PM_SLEEP
1571 vfree(rme96
->playback_suspend_buffer
);
1572 vfree(rme96
->capture_suspend_buffer
);
1574 pci_disable_device(rme96
->pci
);
1578 snd_rme96_free_spdif_pcm(struct snd_pcm
*pcm
)
1580 struct rme96
*rme96
= pcm
->private_data
;
1581 rme96
->spdif_pcm
= NULL
;
1585 snd_rme96_free_adat_pcm(struct snd_pcm
*pcm
)
1587 struct rme96
*rme96
= pcm
->private_data
;
1588 rme96
->adat_pcm
= NULL
;
1592 snd_rme96_create(struct rme96
*rme96
)
1594 struct pci_dev
*pci
= rme96
->pci
;
1598 spin_lock_init(&rme96
->lock
);
1600 if ((err
= pci_enable_device(pci
)) < 0)
1603 if ((err
= pci_request_regions(pci
, "RME96")) < 0)
1605 rme96
->port
= pci_resource_start(rme96
->pci
, 0);
1607 rme96
->iobase
= ioremap_nocache(rme96
->port
, RME96_IO_SIZE
);
1608 if (!rme96
->iobase
) {
1609 dev_err(rme96
->card
->dev
,
1610 "unable to remap memory region 0x%lx-0x%lx\n",
1611 rme96
->port
, rme96
->port
+ RME96_IO_SIZE
- 1);
1615 if (request_irq(pci
->irq
, snd_rme96_interrupt
, IRQF_SHARED
,
1616 KBUILD_MODNAME
, rme96
)) {
1617 dev_err(rme96
->card
->dev
, "unable to grab IRQ %d\n", pci
->irq
);
1620 rme96
->irq
= pci
->irq
;
1622 /* read the card's revision number */
1623 pci_read_config_byte(pci
, 8, &rme96
->rev
);
1625 /* set up ALSA pcm device for S/PDIF */
1626 if ((err
= snd_pcm_new(rme96
->card
, "Digi96 IEC958", 0,
1627 1, 1, &rme96
->spdif_pcm
)) < 0)
1631 rme96
->spdif_pcm
->private_data
= rme96
;
1632 rme96
->spdif_pcm
->private_free
= snd_rme96_free_spdif_pcm
;
1633 strcpy(rme96
->spdif_pcm
->name
, "Digi96 IEC958");
1634 snd_pcm_set_ops(rme96
->spdif_pcm
, SNDRV_PCM_STREAM_PLAYBACK
, &snd_rme96_playback_spdif_ops
);
1635 snd_pcm_set_ops(rme96
->spdif_pcm
, SNDRV_PCM_STREAM_CAPTURE
, &snd_rme96_capture_spdif_ops
);
1637 rme96
->spdif_pcm
->info_flags
= 0;
1639 /* set up ALSA pcm device for ADAT */
1640 if (pci
->device
== PCI_DEVICE_ID_RME_DIGI96
) {
1641 /* ADAT is not available on the base model */
1642 rme96
->adat_pcm
= NULL
;
1644 if ((err
= snd_pcm_new(rme96
->card
, "Digi96 ADAT", 1,
1645 1, 1, &rme96
->adat_pcm
)) < 0)
1649 rme96
->adat_pcm
->private_data
= rme96
;
1650 rme96
->adat_pcm
->private_free
= snd_rme96_free_adat_pcm
;
1651 strcpy(rme96
->adat_pcm
->name
, "Digi96 ADAT");
1652 snd_pcm_set_ops(rme96
->adat_pcm
, SNDRV_PCM_STREAM_PLAYBACK
, &snd_rme96_playback_adat_ops
);
1653 snd_pcm_set_ops(rme96
->adat_pcm
, SNDRV_PCM_STREAM_CAPTURE
, &snd_rme96_capture_adat_ops
);
1655 rme96
->adat_pcm
->info_flags
= 0;
1658 rme96
->playback_periodsize
= 0;
1659 rme96
->capture_periodsize
= 0;
1661 /* make sure playback/capture is stopped, if by some reason active */
1662 snd_rme96_trigger(rme96
, RME96_STOP_BOTH
);
1664 /* set default values in registers */
1666 RME96_WCR_FREQ_1
| /* set 44.1 kHz playback */
1667 RME96_WCR_SEL
| /* normal playback */
1668 RME96_WCR_MASTER
| /* set to master clock mode */
1669 RME96_WCR_INP_0
; /* set coaxial input */
1671 rme96
->areg
= RME96_AR_FREQPAD_1
; /* set 44.1 kHz analog capture */
1673 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
1674 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
1677 writel(rme96
->areg
| RME96_AR_PD2
,
1678 rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
1679 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
1681 /* reset and enable the DAC (order is important). */
1682 snd_rme96_reset_dac(rme96
);
1683 rme96
->areg
|= RME96_AR_DAC_EN
;
1684 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
1686 /* reset playback and record buffer pointers */
1687 writel(0, rme96
->iobase
+ RME96_IO_RESET_PLAY_POS
);
1688 writel(0, rme96
->iobase
+ RME96_IO_RESET_REC_POS
);
1691 rme96
->vol
[0] = rme96
->vol
[1] = 0;
1692 if (RME96_HAS_ANALOG_OUT(rme96
)) {
1693 snd_rme96_apply_dac_volume(rme96
);
1696 /* init switch interface */
1697 if ((err
= snd_rme96_create_switches(rme96
->card
, rme96
)) < 0) {
1701 /* init proc interface */
1702 snd_rme96_proc_init(rme96
);
1712 snd_rme96_proc_read(struct snd_info_entry
*entry
, struct snd_info_buffer
*buffer
)
1715 struct rme96
*rme96
= entry
->private_data
;
1717 rme96
->rcreg
= readl(rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
1719 snd_iprintf(buffer
, rme96
->card
->longname
);
1720 snd_iprintf(buffer
, " (index #%d)\n", rme96
->card
->number
+ 1);
1722 snd_iprintf(buffer
, "\nGeneral settings\n");
1723 if (rme96
->wcreg
& RME96_WCR_IDIS
) {
1724 snd_iprintf(buffer
, " period size: N/A (interrupts "
1726 } else if (rme96
->wcreg
& RME96_WCR_ISEL
) {
1727 snd_iprintf(buffer
, " period size: 2048 bytes\n");
1729 snd_iprintf(buffer
, " period size: 8192 bytes\n");
1731 snd_iprintf(buffer
, "\nInput settings\n");
1732 switch (snd_rme96_getinputtype(rme96
)) {
1733 case RME96_INPUT_OPTICAL
:
1734 snd_iprintf(buffer
, " input: optical");
1736 case RME96_INPUT_COAXIAL
:
1737 snd_iprintf(buffer
, " input: coaxial");
1739 case RME96_INPUT_INTERNAL
:
1740 snd_iprintf(buffer
, " input: internal");
1742 case RME96_INPUT_XLR
:
1743 snd_iprintf(buffer
, " input: XLR");
1745 case RME96_INPUT_ANALOG
:
1746 snd_iprintf(buffer
, " input: analog");
1749 if (snd_rme96_capture_getrate(rme96
, &n
) < 0) {
1750 snd_iprintf(buffer
, "\n sample rate: no valid signal\n");
1753 snd_iprintf(buffer
, " (8 channels)\n");
1755 snd_iprintf(buffer
, " (2 channels)\n");
1757 snd_iprintf(buffer
, " sample rate: %d Hz\n",
1758 snd_rme96_capture_getrate(rme96
, &n
));
1760 if (rme96
->wcreg
& RME96_WCR_MODE24_2
) {
1761 snd_iprintf(buffer
, " sample format: 24 bit\n");
1763 snd_iprintf(buffer
, " sample format: 16 bit\n");
1766 snd_iprintf(buffer
, "\nOutput settings\n");
1767 if (rme96
->wcreg
& RME96_WCR_SEL
) {
1768 snd_iprintf(buffer
, " output signal: normal playback\n");
1770 snd_iprintf(buffer
, " output signal: same as input\n");
1772 snd_iprintf(buffer
, " sample rate: %d Hz\n",
1773 snd_rme96_playback_getrate(rme96
));
1774 if (rme96
->wcreg
& RME96_WCR_MODE24
) {
1775 snd_iprintf(buffer
, " sample format: 24 bit\n");
1777 snd_iprintf(buffer
, " sample format: 16 bit\n");
1779 if (rme96
->areg
& RME96_AR_WSEL
) {
1780 snd_iprintf(buffer
, " sample clock source: word clock\n");
1781 } else if (rme96
->wcreg
& RME96_WCR_MASTER
) {
1782 snd_iprintf(buffer
, " sample clock source: internal\n");
1783 } else if (snd_rme96_getinputtype(rme96
) == RME96_INPUT_ANALOG
) {
1784 snd_iprintf(buffer
, " sample clock source: autosync (internal anyway due to analog input setting)\n");
1785 } else if (snd_rme96_capture_getrate(rme96
, &n
) < 0) {
1786 snd_iprintf(buffer
, " sample clock source: autosync (internal anyway due to no valid signal)\n");
1788 snd_iprintf(buffer
, " sample clock source: autosync\n");
1790 if (rme96
->wcreg
& RME96_WCR_PRO
) {
1791 snd_iprintf(buffer
, " format: AES/EBU (professional)\n");
1793 snd_iprintf(buffer
, " format: IEC958 (consumer)\n");
1795 if (rme96
->wcreg
& RME96_WCR_EMP
) {
1796 snd_iprintf(buffer
, " emphasis: on\n");
1798 snd_iprintf(buffer
, " emphasis: off\n");
1800 if (rme96
->wcreg
& RME96_WCR_DOLBY
) {
1801 snd_iprintf(buffer
, " non-audio (dolby): on\n");
1803 snd_iprintf(buffer
, " non-audio (dolby): off\n");
1805 if (RME96_HAS_ANALOG_IN(rme96
)) {
1806 snd_iprintf(buffer
, "\nAnalog output settings\n");
1807 switch (snd_rme96_getmontracks(rme96
)) {
1808 case RME96_MONITOR_TRACKS_1_2
:
1809 snd_iprintf(buffer
, " monitored ADAT tracks: 1+2\n");
1811 case RME96_MONITOR_TRACKS_3_4
:
1812 snd_iprintf(buffer
, " monitored ADAT tracks: 3+4\n");
1814 case RME96_MONITOR_TRACKS_5_6
:
1815 snd_iprintf(buffer
, " monitored ADAT tracks: 5+6\n");
1817 case RME96_MONITOR_TRACKS_7_8
:
1818 snd_iprintf(buffer
, " monitored ADAT tracks: 7+8\n");
1821 switch (snd_rme96_getattenuation(rme96
)) {
1822 case RME96_ATTENUATION_0
:
1823 snd_iprintf(buffer
, " attenuation: 0 dB\n");
1825 case RME96_ATTENUATION_6
:
1826 snd_iprintf(buffer
, " attenuation: -6 dB\n");
1828 case RME96_ATTENUATION_12
:
1829 snd_iprintf(buffer
, " attenuation: -12 dB\n");
1831 case RME96_ATTENUATION_18
:
1832 snd_iprintf(buffer
, " attenuation: -18 dB\n");
1835 snd_iprintf(buffer
, " volume left: %u\n", rme96
->vol
[0]);
1836 snd_iprintf(buffer
, " volume right: %u\n", rme96
->vol
[1]);
1840 static void snd_rme96_proc_init(struct rme96
*rme96
)
1842 struct snd_info_entry
*entry
;
1844 if (! snd_card_proc_new(rme96
->card
, "rme96", &entry
))
1845 snd_info_set_text_ops(entry
, rme96
, snd_rme96_proc_read
);
1852 #define snd_rme96_info_loopback_control snd_ctl_boolean_mono_info
1855 snd_rme96_get_loopback_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1857 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
1859 spin_lock_irq(&rme96
->lock
);
1860 ucontrol
->value
.integer
.value
[0] = rme96
->wcreg
& RME96_WCR_SEL
? 0 : 1;
1861 spin_unlock_irq(&rme96
->lock
);
1865 snd_rme96_put_loopback_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1867 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
1871 val
= ucontrol
->value
.integer
.value
[0] ? 0 : RME96_WCR_SEL
;
1872 spin_lock_irq(&rme96
->lock
);
1873 val
= (rme96
->wcreg
& ~RME96_WCR_SEL
) | val
;
1874 change
= val
!= rme96
->wcreg
;
1876 writel(val
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
1877 spin_unlock_irq(&rme96
->lock
);
1882 snd_rme96_info_inputtype_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
1884 static const char * const _texts
[5] = {
1885 "Optical", "Coaxial", "Internal", "XLR", "Analog"
1887 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
1888 const char *texts
[5] = {
1889 _texts
[0], _texts
[1], _texts
[2], _texts
[3], _texts
[4]
1893 switch (rme96
->pci
->device
) {
1894 case PCI_DEVICE_ID_RME_DIGI96
:
1895 case PCI_DEVICE_ID_RME_DIGI96_8
:
1898 case PCI_DEVICE_ID_RME_DIGI96_8_PRO
:
1901 case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST
:
1902 if (rme96
->rev
> 4) {
1905 texts
[3] = _texts
[4]; /* Analog instead of XLR */
1915 return snd_ctl_enum_info(uinfo
, 1, num_items
, texts
);
1918 snd_rme96_get_inputtype_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1920 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
1921 unsigned int items
= 3;
1923 spin_lock_irq(&rme96
->lock
);
1924 ucontrol
->value
.enumerated
.item
[0] = snd_rme96_getinputtype(rme96
);
1926 switch (rme96
->pci
->device
) {
1927 case PCI_DEVICE_ID_RME_DIGI96
:
1928 case PCI_DEVICE_ID_RME_DIGI96_8
:
1931 case PCI_DEVICE_ID_RME_DIGI96_8_PRO
:
1934 case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST
:
1935 if (rme96
->rev
> 4) {
1936 /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
1937 if (ucontrol
->value
.enumerated
.item
[0] == RME96_INPUT_ANALOG
) {
1938 ucontrol
->value
.enumerated
.item
[0] = RME96_INPUT_XLR
;
1949 if (ucontrol
->value
.enumerated
.item
[0] >= items
) {
1950 ucontrol
->value
.enumerated
.item
[0] = items
- 1;
1953 spin_unlock_irq(&rme96
->lock
);
1957 snd_rme96_put_inputtype_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1959 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
1961 int change
, items
= 3;
1963 switch (rme96
->pci
->device
) {
1964 case PCI_DEVICE_ID_RME_DIGI96
:
1965 case PCI_DEVICE_ID_RME_DIGI96_8
:
1968 case PCI_DEVICE_ID_RME_DIGI96_8_PRO
:
1971 case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST
:
1972 if (rme96
->rev
> 4) {
1982 val
= ucontrol
->value
.enumerated
.item
[0] % items
;
1984 /* special case for PST */
1985 if (rme96
->pci
->device
== PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST
&& rme96
->rev
> 4) {
1986 if (val
== RME96_INPUT_XLR
) {
1987 val
= RME96_INPUT_ANALOG
;
1991 spin_lock_irq(&rme96
->lock
);
1992 change
= (int)val
!= snd_rme96_getinputtype(rme96
);
1993 snd_rme96_setinputtype(rme96
, val
);
1994 spin_unlock_irq(&rme96
->lock
);
1999 snd_rme96_info_clockmode_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2001 static const char * const texts
[3] = { "AutoSync", "Internal", "Word" };
2003 return snd_ctl_enum_info(uinfo
, 1, 3, texts
);
2006 snd_rme96_get_clockmode_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2008 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2010 spin_lock_irq(&rme96
->lock
);
2011 ucontrol
->value
.enumerated
.item
[0] = snd_rme96_getclockmode(rme96
);
2012 spin_unlock_irq(&rme96
->lock
);
2016 snd_rme96_put_clockmode_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2018 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2022 val
= ucontrol
->value
.enumerated
.item
[0] % 3;
2023 spin_lock_irq(&rme96
->lock
);
2024 change
= (int)val
!= snd_rme96_getclockmode(rme96
);
2025 snd_rme96_setclockmode(rme96
, val
);
2026 spin_unlock_irq(&rme96
->lock
);
2031 snd_rme96_info_attenuation_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2033 static const char * const texts
[4] = {
2034 "0 dB", "-6 dB", "-12 dB", "-18 dB"
2037 return snd_ctl_enum_info(uinfo
, 1, 4, texts
);
2040 snd_rme96_get_attenuation_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2042 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2044 spin_lock_irq(&rme96
->lock
);
2045 ucontrol
->value
.enumerated
.item
[0] = snd_rme96_getattenuation(rme96
);
2046 spin_unlock_irq(&rme96
->lock
);
2050 snd_rme96_put_attenuation_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2052 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2056 val
= ucontrol
->value
.enumerated
.item
[0] % 4;
2057 spin_lock_irq(&rme96
->lock
);
2059 change
= (int)val
!= snd_rme96_getattenuation(rme96
);
2060 snd_rme96_setattenuation(rme96
, val
);
2061 spin_unlock_irq(&rme96
->lock
);
2066 snd_rme96_info_montracks_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2068 static const char * const texts
[4] = { "1+2", "3+4", "5+6", "7+8" };
2070 return snd_ctl_enum_info(uinfo
, 1, 4, texts
);
2073 snd_rme96_get_montracks_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2075 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2077 spin_lock_irq(&rme96
->lock
);
2078 ucontrol
->value
.enumerated
.item
[0] = snd_rme96_getmontracks(rme96
);
2079 spin_unlock_irq(&rme96
->lock
);
2083 snd_rme96_put_montracks_control(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2085 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2089 val
= ucontrol
->value
.enumerated
.item
[0] % 4;
2090 spin_lock_irq(&rme96
->lock
);
2091 change
= (int)val
!= snd_rme96_getmontracks(rme96
);
2092 snd_rme96_setmontracks(rme96
, val
);
2093 spin_unlock_irq(&rme96
->lock
);
2097 static u32
snd_rme96_convert_from_aes(struct snd_aes_iec958
*aes
)
2100 val
|= (aes
->status
[0] & IEC958_AES0_PROFESSIONAL
) ? RME96_WCR_PRO
: 0;
2101 val
|= (aes
->status
[0] & IEC958_AES0_NONAUDIO
) ? RME96_WCR_DOLBY
: 0;
2102 if (val
& RME96_WCR_PRO
)
2103 val
|= (aes
->status
[0] & IEC958_AES0_PRO_EMPHASIS_5015
) ? RME96_WCR_EMP
: 0;
2105 val
|= (aes
->status
[0] & IEC958_AES0_CON_EMPHASIS_5015
) ? RME96_WCR_EMP
: 0;
2109 static void snd_rme96_convert_to_aes(struct snd_aes_iec958
*aes
, u32 val
)
2111 aes
->status
[0] = ((val
& RME96_WCR_PRO
) ? IEC958_AES0_PROFESSIONAL
: 0) |
2112 ((val
& RME96_WCR_DOLBY
) ? IEC958_AES0_NONAUDIO
: 0);
2113 if (val
& RME96_WCR_PRO
)
2114 aes
->status
[0] |= (val
& RME96_WCR_EMP
) ? IEC958_AES0_PRO_EMPHASIS_5015
: 0;
2116 aes
->status
[0] |= (val
& RME96_WCR_EMP
) ? IEC958_AES0_CON_EMPHASIS_5015
: 0;
2119 static int snd_rme96_control_spdif_info(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2121 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_IEC958
;
2126 static int snd_rme96_control_spdif_get(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2128 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2130 snd_rme96_convert_to_aes(&ucontrol
->value
.iec958
, rme96
->wcreg_spdif
);
2134 static int snd_rme96_control_spdif_put(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2136 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2140 val
= snd_rme96_convert_from_aes(&ucontrol
->value
.iec958
);
2141 spin_lock_irq(&rme96
->lock
);
2142 change
= val
!= rme96
->wcreg_spdif
;
2143 rme96
->wcreg_spdif
= val
;
2144 spin_unlock_irq(&rme96
->lock
);
2148 static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2150 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_IEC958
;
2155 static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2157 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2159 snd_rme96_convert_to_aes(&ucontrol
->value
.iec958
, rme96
->wcreg_spdif_stream
);
2163 static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2165 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2169 val
= snd_rme96_convert_from_aes(&ucontrol
->value
.iec958
);
2170 spin_lock_irq(&rme96
->lock
);
2171 change
= val
!= rme96
->wcreg_spdif_stream
;
2172 rme96
->wcreg_spdif_stream
= val
;
2173 rme96
->wcreg
&= ~(RME96_WCR_PRO
| RME96_WCR_DOLBY
| RME96_WCR_EMP
);
2174 rme96
->wcreg
|= val
;
2175 writel(rme96
->wcreg
, rme96
->iobase
+ RME96_IO_CONTROL_REGISTER
);
2176 spin_unlock_irq(&rme96
->lock
);
2180 static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2182 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_IEC958
;
2187 static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2189 ucontrol
->value
.iec958
.status
[0] = kcontrol
->private_value
;
2194 snd_rme96_dac_volume_info(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2196 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2198 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_INTEGER
;
2200 uinfo
->value
.integer
.min
= 0;
2201 uinfo
->value
.integer
.max
= RME96_185X_MAX_OUT(rme96
);
2206 snd_rme96_dac_volume_get(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*u
)
2208 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2210 spin_lock_irq(&rme96
->lock
);
2211 u
->value
.integer
.value
[0] = rme96
->vol
[0];
2212 u
->value
.integer
.value
[1] = rme96
->vol
[1];
2213 spin_unlock_irq(&rme96
->lock
);
2219 snd_rme96_dac_volume_put(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*u
)
2221 struct rme96
*rme96
= snd_kcontrol_chip(kcontrol
);
2223 unsigned int vol
, maxvol
;
2226 if (!RME96_HAS_ANALOG_OUT(rme96
))
2228 maxvol
= RME96_185X_MAX_OUT(rme96
);
2229 spin_lock_irq(&rme96
->lock
);
2230 vol
= u
->value
.integer
.value
[0];
2231 if (vol
!= rme96
->vol
[0] && vol
<= maxvol
) {
2232 rme96
->vol
[0] = vol
;
2235 vol
= u
->value
.integer
.value
[1];
2236 if (vol
!= rme96
->vol
[1] && vol
<= maxvol
) {
2237 rme96
->vol
[1] = vol
;
2241 snd_rme96_apply_dac_volume(rme96
);
2242 spin_unlock_irq(&rme96
->lock
);
2247 static struct snd_kcontrol_new snd_rme96_controls
[] = {
2249 .iface
= SNDRV_CTL_ELEM_IFACE_PCM
,
2250 .name
= SNDRV_CTL_NAME_IEC958("",PLAYBACK
,DEFAULT
),
2251 .info
= snd_rme96_control_spdif_info
,
2252 .get
= snd_rme96_control_spdif_get
,
2253 .put
= snd_rme96_control_spdif_put
2256 .access
= SNDRV_CTL_ELEM_ACCESS_READWRITE
| SNDRV_CTL_ELEM_ACCESS_INACTIVE
,
2257 .iface
= SNDRV_CTL_ELEM_IFACE_PCM
,
2258 .name
= SNDRV_CTL_NAME_IEC958("",PLAYBACK
,PCM_STREAM
),
2259 .info
= snd_rme96_control_spdif_stream_info
,
2260 .get
= snd_rme96_control_spdif_stream_get
,
2261 .put
= snd_rme96_control_spdif_stream_put
2264 .access
= SNDRV_CTL_ELEM_ACCESS_READ
,
2265 .iface
= SNDRV_CTL_ELEM_IFACE_PCM
,
2266 .name
= SNDRV_CTL_NAME_IEC958("",PLAYBACK
,CON_MASK
),
2267 .info
= snd_rme96_control_spdif_mask_info
,
2268 .get
= snd_rme96_control_spdif_mask_get
,
2269 .private_value
= IEC958_AES0_NONAUDIO
|
2270 IEC958_AES0_PROFESSIONAL
|
2271 IEC958_AES0_CON_EMPHASIS
2274 .access
= SNDRV_CTL_ELEM_ACCESS_READ
,
2275 .iface
= SNDRV_CTL_ELEM_IFACE_PCM
,
2276 .name
= SNDRV_CTL_NAME_IEC958("",PLAYBACK
,PRO_MASK
),
2277 .info
= snd_rme96_control_spdif_mask_info
,
2278 .get
= snd_rme96_control_spdif_mask_get
,
2279 .private_value
= IEC958_AES0_NONAUDIO
|
2280 IEC958_AES0_PROFESSIONAL
|
2281 IEC958_AES0_PRO_EMPHASIS
2284 .iface
= SNDRV_CTL_ELEM_IFACE_MIXER
,
2285 .name
= "Input Connector",
2286 .info
= snd_rme96_info_inputtype_control
,
2287 .get
= snd_rme96_get_inputtype_control
,
2288 .put
= snd_rme96_put_inputtype_control
2291 .iface
= SNDRV_CTL_ELEM_IFACE_MIXER
,
2292 .name
= "Loopback Input",
2293 .info
= snd_rme96_info_loopback_control
,
2294 .get
= snd_rme96_get_loopback_control
,
2295 .put
= snd_rme96_put_loopback_control
2298 .iface
= SNDRV_CTL_ELEM_IFACE_MIXER
,
2299 .name
= "Sample Clock Source",
2300 .info
= snd_rme96_info_clockmode_control
,
2301 .get
= snd_rme96_get_clockmode_control
,
2302 .put
= snd_rme96_put_clockmode_control
2305 .iface
= SNDRV_CTL_ELEM_IFACE_MIXER
,
2306 .name
= "Monitor Tracks",
2307 .info
= snd_rme96_info_montracks_control
,
2308 .get
= snd_rme96_get_montracks_control
,
2309 .put
= snd_rme96_put_montracks_control
2312 .iface
= SNDRV_CTL_ELEM_IFACE_MIXER
,
2313 .name
= "Attenuation",
2314 .info
= snd_rme96_info_attenuation_control
,
2315 .get
= snd_rme96_get_attenuation_control
,
2316 .put
= snd_rme96_put_attenuation_control
2319 .iface
= SNDRV_CTL_ELEM_IFACE_MIXER
,
2320 .name
= "DAC Playback Volume",
2321 .info
= snd_rme96_dac_volume_info
,
2322 .get
= snd_rme96_dac_volume_get
,
2323 .put
= snd_rme96_dac_volume_put
2328 snd_rme96_create_switches(struct snd_card
*card
,
2329 struct rme96
*rme96
)
2332 struct snd_kcontrol
*kctl
;
2334 for (idx
= 0; idx
< 7; idx
++) {
2335 if ((err
= snd_ctl_add(card
, kctl
= snd_ctl_new1(&snd_rme96_controls
[idx
], rme96
))) < 0)
2337 if (idx
== 1) /* IEC958 (S/PDIF) Stream */
2338 rme96
->spdif_ctl
= kctl
;
2341 if (RME96_HAS_ANALOG_OUT(rme96
)) {
2342 for (idx
= 7; idx
< 10; idx
++)
2343 if ((err
= snd_ctl_add(card
, snd_ctl_new1(&snd_rme96_controls
[idx
], rme96
))) < 0)
2351 * Card initialisation
2354 #ifdef CONFIG_PM_SLEEP
2356 static int rme96_suspend(struct device
*dev
)
2358 struct snd_card
*card
= dev_get_drvdata(dev
);
2359 struct rme96
*rme96
= card
->private_data
;
2361 snd_power_change_state(card
, SNDRV_CTL_POWER_D3hot
);
2362 snd_pcm_suspend(rme96
->playback_substream
);
2363 snd_pcm_suspend(rme96
->capture_substream
);
2365 /* save capture & playback pointers */
2366 rme96
->playback_pointer
= readl(rme96
->iobase
+ RME96_IO_GET_PLAY_POS
)
2367 & RME96_RCR_AUDIO_ADDR_MASK
;
2368 rme96
->capture_pointer
= readl(rme96
->iobase
+ RME96_IO_GET_REC_POS
)
2369 & RME96_RCR_AUDIO_ADDR_MASK
;
2371 /* save playback and capture buffers */
2372 memcpy_fromio(rme96
->playback_suspend_buffer
,
2373 rme96
->iobase
+ RME96_IO_PLAY_BUFFER
, RME96_BUFFER_SIZE
);
2374 memcpy_fromio(rme96
->capture_suspend_buffer
,
2375 rme96
->iobase
+ RME96_IO_REC_BUFFER
, RME96_BUFFER_SIZE
);
2377 /* disable the DAC */
2378 rme96
->areg
&= ~RME96_AR_DAC_EN
;
2379 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
2383 static int rme96_resume(struct device
*dev
)
2385 struct snd_card
*card
= dev_get_drvdata(dev
);
2386 struct rme96
*rme96
= card
->private_data
;
2388 /* reset playback and record buffer pointers */
2389 writel(0, rme96
->iobase
+ RME96_IO_SET_PLAY_POS
2390 + rme96
->playback_pointer
);
2391 writel(0, rme96
->iobase
+ RME96_IO_SET_REC_POS
2392 + rme96
->capture_pointer
);
2394 /* restore playback and capture buffers */
2395 memcpy_toio(rme96
->iobase
+ RME96_IO_PLAY_BUFFER
,
2396 rme96
->playback_suspend_buffer
, RME96_BUFFER_SIZE
);
2397 memcpy_toio(rme96
->iobase
+ RME96_IO_REC_BUFFER
,
2398 rme96
->capture_suspend_buffer
, RME96_BUFFER_SIZE
);
2401 writel(rme96
->areg
| RME96_AR_PD2
,
2402 rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
2403 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
2405 /* reset and enable DAC, restore analog volume */
2406 snd_rme96_reset_dac(rme96
);
2407 rme96
->areg
|= RME96_AR_DAC_EN
;
2408 writel(rme96
->areg
, rme96
->iobase
+ RME96_IO_ADDITIONAL_REG
);
2409 if (RME96_HAS_ANALOG_OUT(rme96
)) {
2410 usleep_range(3000, 10000);
2411 snd_rme96_apply_dac_volume(rme96
);
2414 snd_power_change_state(card
, SNDRV_CTL_POWER_D0
);
2419 static SIMPLE_DEV_PM_OPS(rme96_pm
, rme96_suspend
, rme96_resume
);
2420 #define RME96_PM_OPS &rme96_pm
2422 #define RME96_PM_OPS NULL
2423 #endif /* CONFIG_PM_SLEEP */
2425 static void snd_rme96_card_free(struct snd_card
*card
)
2427 snd_rme96_free(card
->private_data
);
2431 snd_rme96_probe(struct pci_dev
*pci
,
2432 const struct pci_device_id
*pci_id
)
2435 struct rme96
*rme96
;
2436 struct snd_card
*card
;
2440 if (dev
>= SNDRV_CARDS
) {
2447 err
= snd_card_new(&pci
->dev
, index
[dev
], id
[dev
], THIS_MODULE
,
2448 sizeof(struct rme96
), &card
);
2451 card
->private_free
= snd_rme96_card_free
;
2452 rme96
= card
->private_data
;
2455 if ((err
= snd_rme96_create(rme96
)) < 0) {
2456 snd_card_free(card
);
2460 #ifdef CONFIG_PM_SLEEP
2461 rme96
->playback_suspend_buffer
= vmalloc(RME96_BUFFER_SIZE
);
2462 if (!rme96
->playback_suspend_buffer
) {
2464 "Failed to allocate playback suspend buffer!\n");
2465 snd_card_free(card
);
2468 rme96
->capture_suspend_buffer
= vmalloc(RME96_BUFFER_SIZE
);
2469 if (!rme96
->capture_suspend_buffer
) {
2471 "Failed to allocate capture suspend buffer!\n");
2472 snd_card_free(card
);
2477 strcpy(card
->driver
, "Digi96");
2478 switch (rme96
->pci
->device
) {
2479 case PCI_DEVICE_ID_RME_DIGI96
:
2480 strcpy(card
->shortname
, "RME Digi96");
2482 case PCI_DEVICE_ID_RME_DIGI96_8
:
2483 strcpy(card
->shortname
, "RME Digi96/8");
2485 case PCI_DEVICE_ID_RME_DIGI96_8_PRO
:
2486 strcpy(card
->shortname
, "RME Digi96/8 PRO");
2488 case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST
:
2489 pci_read_config_byte(rme96
->pci
, 8, &val
);
2491 strcpy(card
->shortname
, "RME Digi96/8 PAD");
2493 strcpy(card
->shortname
, "RME Digi96/8 PST");
2497 sprintf(card
->longname
, "%s at 0x%lx, irq %d", card
->shortname
,
2498 rme96
->port
, rme96
->irq
);
2500 if ((err
= snd_card_register(card
)) < 0) {
2501 snd_card_free(card
);
2504 pci_set_drvdata(pci
, card
);
2509 static void snd_rme96_remove(struct pci_dev
*pci
)
2511 snd_card_free(pci_get_drvdata(pci
));
2514 static struct pci_driver rme96_driver
= {
2515 .name
= KBUILD_MODNAME
,
2516 .id_table
= snd_rme96_ids
,
2517 .probe
= snd_rme96_probe
,
2518 .remove
= snd_rme96_remove
,
2524 module_pci_driver(rme96_driver
);