Staging: netwave: delete the driver
[linux/fpc-iii.git] / drivers / dma / ioat / dma_v2.h
blobef2871fd7868c6e3b2b8d7ec5507cbfa2f06d7d0
1 /*
2 * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
21 #ifndef IOATDMA_V2_H
22 #define IOATDMA_V2_H
24 #include <linux/dmaengine.h>
25 #include "dma.h"
26 #include "hw.h"
29 extern int ioat_pending_level;
30 extern int ioat_ring_alloc_order;
33 * workaround for IOAT ver.3.0 null descriptor issue
34 * (channel returns error when size is 0)
36 #define NULL_DESC_BUFFER_SIZE 1
38 #define IOAT_MAX_ORDER 16
39 #define ioat_get_alloc_order() \
40 (min(ioat_ring_alloc_order, IOAT_MAX_ORDER))
41 #define ioat_get_max_alloc_order() \
42 (min(ioat_ring_max_alloc_order, IOAT_MAX_ORDER))
44 /* struct ioat2_dma_chan - ioat v2 / v3 channel attributes
45 * @base: common ioat channel parameters
46 * @xfercap_log; log2 of channel max transfer length (for fast division)
47 * @head: allocated index
48 * @issued: hardware notification point
49 * @tail: cleanup index
50 * @dmacount: identical to 'head' except for occasionally resetting to zero
51 * @alloc_order: log2 of the number of allocated descriptors
52 * @ring: software ring buffer implementation of hardware ring
53 * @ring_lock: protects ring attributes
55 struct ioat2_dma_chan {
56 struct ioat_chan_common base;
57 size_t xfercap_log;
58 u16 head;
59 u16 issued;
60 u16 tail;
61 u16 dmacount;
62 u16 alloc_order;
63 struct ioat_ring_ent **ring;
64 spinlock_t ring_lock;
67 static inline struct ioat2_dma_chan *to_ioat2_chan(struct dma_chan *c)
69 struct ioat_chan_common *chan = to_chan_common(c);
71 return container_of(chan, struct ioat2_dma_chan, base);
74 static inline u16 ioat2_ring_mask(struct ioat2_dma_chan *ioat)
76 return (1 << ioat->alloc_order) - 1;
79 /* count of descriptors in flight with the engine */
80 static inline u16 ioat2_ring_active(struct ioat2_dma_chan *ioat)
82 return (ioat->head - ioat->tail) & ioat2_ring_mask(ioat);
85 /* count of descriptors pending submission to hardware */
86 static inline u16 ioat2_ring_pending(struct ioat2_dma_chan *ioat)
88 return (ioat->head - ioat->issued) & ioat2_ring_mask(ioat);
91 static inline u16 ioat2_ring_space(struct ioat2_dma_chan *ioat)
93 u16 num_descs = ioat2_ring_mask(ioat) + 1;
94 u16 active = ioat2_ring_active(ioat);
96 BUG_ON(active > num_descs);
98 return num_descs - active;
101 /* assumes caller already checked space */
102 static inline u16 ioat2_desc_alloc(struct ioat2_dma_chan *ioat, u16 len)
104 ioat->head += len;
105 return ioat->head - len;
108 static inline u16 ioat2_xferlen_to_descs(struct ioat2_dma_chan *ioat, size_t len)
110 u16 num_descs = len >> ioat->xfercap_log;
112 num_descs += !!(len & ((1 << ioat->xfercap_log) - 1));
113 return num_descs;
117 * struct ioat_ring_ent - wrapper around hardware descriptor
118 * @hw: hardware DMA descriptor (for memcpy)
119 * @fill: hardware fill descriptor
120 * @xor: hardware xor descriptor
121 * @xor_ex: hardware xor extension descriptor
122 * @pq: hardware pq descriptor
123 * @pq_ex: hardware pq extension descriptor
124 * @pqu: hardware pq update descriptor
125 * @raw: hardware raw (un-typed) descriptor
126 * @txd: the generic software descriptor for all engines
127 * @len: total transaction length for unmap
128 * @result: asynchronous result of validate operations
129 * @id: identifier for debug
132 struct ioat_ring_ent {
133 union {
134 struct ioat_dma_descriptor *hw;
135 struct ioat_fill_descriptor *fill;
136 struct ioat_xor_descriptor *xor;
137 struct ioat_xor_ext_descriptor *xor_ex;
138 struct ioat_pq_descriptor *pq;
139 struct ioat_pq_ext_descriptor *pq_ex;
140 struct ioat_pq_update_descriptor *pqu;
141 struct ioat_raw_descriptor *raw;
143 size_t len;
144 struct dma_async_tx_descriptor txd;
145 enum sum_check_flags *result;
146 #ifdef DEBUG
147 int id;
148 #endif
151 static inline struct ioat_ring_ent *
152 ioat2_get_ring_ent(struct ioat2_dma_chan *ioat, u16 idx)
154 return ioat->ring[idx & ioat2_ring_mask(ioat)];
157 static inline void ioat2_set_chainaddr(struct ioat2_dma_chan *ioat, u64 addr)
159 struct ioat_chan_common *chan = &ioat->base;
161 writel(addr & 0x00000000FFFFFFFF,
162 chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
163 writel(addr >> 32,
164 chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
167 int __devinit ioat2_dma_probe(struct ioatdma_device *dev, int dca);
168 int __devinit ioat3_dma_probe(struct ioatdma_device *dev, int dca);
169 struct dca_provider * __devinit ioat2_dca_init(struct pci_dev *pdev, void __iomem *iobase);
170 struct dca_provider * __devinit ioat3_dca_init(struct pci_dev *pdev, void __iomem *iobase);
171 int ioat2_alloc_and_lock(u16 *idx, struct ioat2_dma_chan *ioat, int num_descs);
172 int ioat2_enumerate_channels(struct ioatdma_device *device);
173 struct dma_async_tx_descriptor *
174 ioat2_dma_prep_memcpy_lock(struct dma_chan *c, dma_addr_t dma_dest,
175 dma_addr_t dma_src, size_t len, unsigned long flags);
176 void ioat2_issue_pending(struct dma_chan *chan);
177 int ioat2_alloc_chan_resources(struct dma_chan *c);
178 void ioat2_free_chan_resources(struct dma_chan *c);
179 void __ioat2_restart_chan(struct ioat2_dma_chan *ioat);
180 bool reshape_ring(struct ioat2_dma_chan *ioat, int order);
181 void __ioat2_issue_pending(struct ioat2_dma_chan *ioat);
182 void ioat2_cleanup_event(unsigned long data);
183 void ioat2_timer_event(unsigned long data);
184 int ioat2_quiesce(struct ioat_chan_common *chan, unsigned long tmo);
185 int ioat2_reset_sync(struct ioat_chan_common *chan, unsigned long tmo);
186 extern struct kobj_type ioat2_ktype;
187 extern struct kmem_cache *ioat2_cache;
188 #endif /* IOATDMA_V2_H */