1 /* r128_cce.c -- ATI Rage 128 driver -*- linux-c -*-
2 * Created: Wed Apr 5 19:24:19 2000 by kevin@precisioninsight.com
5 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
6 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
9 * Permission is hereby granted, free of charge, to any person obtaining a
10 * copy of this software and associated documentation files (the "Software"),
11 * to deal in the Software without restriction, including without limitation
12 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
13 * and/or sell copies of the Software, and to permit persons to whom the
14 * Software is furnished to do so, subject to the following conditions:
16 * The above copyright notice and this permission notice (including the next
17 * paragraph) shall be included in all copies or substantial portions of the
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
24 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
25 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
26 * DEALINGS IN THE SOFTWARE.
29 * Gareth Hughes <gareth@valinux.com>
32 #include <linux/firmware.h>
33 #include <linux/platform_device.h>
34 #include <linux/slab.h>
41 #define R128_FIFO_DEBUG 0
43 #define FIRMWARE_NAME "r128/r128_cce.bin"
45 MODULE_FIRMWARE(FIRMWARE_NAME
);
47 static int R128_READ_PLL(struct drm_device
* dev
, int addr
)
49 drm_r128_private_t
*dev_priv
= dev
->dev_private
;
51 R128_WRITE8(R128_CLOCK_CNTL_INDEX
, addr
& 0x1f);
52 return R128_READ(R128_CLOCK_CNTL_DATA
);
56 static void r128_status(drm_r128_private_t
* dev_priv
)
58 printk("GUI_STAT = 0x%08x\n",
59 (unsigned int)R128_READ(R128_GUI_STAT
));
60 printk("PM4_STAT = 0x%08x\n",
61 (unsigned int)R128_READ(R128_PM4_STAT
));
62 printk("PM4_BUFFER_DL_WPTR = 0x%08x\n",
63 (unsigned int)R128_READ(R128_PM4_BUFFER_DL_WPTR
));
64 printk("PM4_BUFFER_DL_RPTR = 0x%08x\n",
65 (unsigned int)R128_READ(R128_PM4_BUFFER_DL_RPTR
));
66 printk("PM4_MICRO_CNTL = 0x%08x\n",
67 (unsigned int)R128_READ(R128_PM4_MICRO_CNTL
));
68 printk("PM4_BUFFER_CNTL = 0x%08x\n",
69 (unsigned int)R128_READ(R128_PM4_BUFFER_CNTL
));
73 /* ================================================================
74 * Engine, FIFO control
77 static int r128_do_pixcache_flush(drm_r128_private_t
* dev_priv
)
82 tmp
= R128_READ(R128_PC_NGUI_CTLSTAT
) | R128_PC_FLUSH_ALL
;
83 R128_WRITE(R128_PC_NGUI_CTLSTAT
, tmp
);
85 for (i
= 0; i
< dev_priv
->usec_timeout
; i
++) {
86 if (!(R128_READ(R128_PC_NGUI_CTLSTAT
) & R128_PC_BUSY
)) {
93 DRM_ERROR("failed!\n");
98 static int r128_do_wait_for_fifo(drm_r128_private_t
* dev_priv
, int entries
)
102 for (i
= 0; i
< dev_priv
->usec_timeout
; i
++) {
103 int slots
= R128_READ(R128_GUI_STAT
) & R128_GUI_FIFOCNT_MASK
;
104 if (slots
>= entries
)
110 DRM_ERROR("failed!\n");
115 static int r128_do_wait_for_idle(drm_r128_private_t
* dev_priv
)
119 ret
= r128_do_wait_for_fifo(dev_priv
, 64);
123 for (i
= 0; i
< dev_priv
->usec_timeout
; i
++) {
124 if (!(R128_READ(R128_GUI_STAT
) & R128_GUI_ACTIVE
)) {
125 r128_do_pixcache_flush(dev_priv
);
132 DRM_ERROR("failed!\n");
137 /* ================================================================
138 * CCE control, initialization
141 /* Load the microcode for the CCE */
142 static int r128_cce_load_microcode(drm_r128_private_t
*dev_priv
)
144 struct platform_device
*pdev
;
145 const struct firmware
*fw
;
146 const __be32
*fw_data
;
151 pdev
= platform_device_register_simple("r128_cce", 0, NULL
, 0);
153 printk(KERN_ERR
"r128_cce: Failed to register firmware\n");
154 return PTR_ERR(pdev
);
156 rc
= request_firmware(&fw
, FIRMWARE_NAME
, &pdev
->dev
);
157 platform_device_unregister(pdev
);
159 printk(KERN_ERR
"r128_cce: Failed to load firmware \"%s\"\n",
164 if (fw
->size
!= 256 * 8) {
166 "r128_cce: Bogus length %zu in firmware \"%s\"\n",
167 fw
->size
, FIRMWARE_NAME
);
172 r128_do_wait_for_idle(dev_priv
);
174 fw_data
= (const __be32
*)fw
->data
;
175 R128_WRITE(R128_PM4_MICROCODE_ADDR
, 0);
176 for (i
= 0; i
< 256; i
++) {
177 R128_WRITE(R128_PM4_MICROCODE_DATAH
,
178 be32_to_cpup(&fw_data
[i
* 2]));
179 R128_WRITE(R128_PM4_MICROCODE_DATAL
,
180 be32_to_cpup(&fw_data
[i
* 2 + 1]));
184 release_firmware(fw
);
188 /* Flush any pending commands to the CCE. This should only be used just
189 * prior to a wait for idle, as it informs the engine that the command
192 static void r128_do_cce_flush(drm_r128_private_t
* dev_priv
)
196 tmp
= R128_READ(R128_PM4_BUFFER_DL_WPTR
) | R128_PM4_BUFFER_DL_DONE
;
197 R128_WRITE(R128_PM4_BUFFER_DL_WPTR
, tmp
);
200 /* Wait for the CCE to go idle.
202 int r128_do_cce_idle(drm_r128_private_t
* dev_priv
)
206 for (i
= 0; i
< dev_priv
->usec_timeout
; i
++) {
207 if (GET_RING_HEAD(dev_priv
) == dev_priv
->ring
.tail
) {
208 int pm4stat
= R128_READ(R128_PM4_STAT
);
209 if (((pm4stat
& R128_PM4_FIFOCNT_MASK
) >=
210 dev_priv
->cce_fifo_size
) &&
211 !(pm4stat
& (R128_PM4_BUSY
|
212 R128_PM4_GUI_ACTIVE
))) {
213 return r128_do_pixcache_flush(dev_priv
);
220 DRM_ERROR("failed!\n");
221 r128_status(dev_priv
);
226 /* Start the Concurrent Command Engine.
228 static void r128_do_cce_start(drm_r128_private_t
* dev_priv
)
230 r128_do_wait_for_idle(dev_priv
);
232 R128_WRITE(R128_PM4_BUFFER_CNTL
,
233 dev_priv
->cce_mode
| dev_priv
->ring
.size_l2qw
234 | R128_PM4_BUFFER_CNTL_NOUPDATE
);
235 R128_READ(R128_PM4_BUFFER_ADDR
); /* as per the sample code */
236 R128_WRITE(R128_PM4_MICRO_CNTL
, R128_PM4_MICRO_FREERUN
);
238 dev_priv
->cce_running
= 1;
241 /* Reset the Concurrent Command Engine. This will not flush any pending
242 * commands, so you must wait for the CCE command stream to complete
243 * before calling this routine.
245 static void r128_do_cce_reset(drm_r128_private_t
* dev_priv
)
247 R128_WRITE(R128_PM4_BUFFER_DL_WPTR
, 0);
248 R128_WRITE(R128_PM4_BUFFER_DL_RPTR
, 0);
249 dev_priv
->ring
.tail
= 0;
252 /* Stop the Concurrent Command Engine. This will not flush any pending
253 * commands, so you must flush the command stream and wait for the CCE
254 * to go idle before calling this routine.
256 static void r128_do_cce_stop(drm_r128_private_t
* dev_priv
)
258 R128_WRITE(R128_PM4_MICRO_CNTL
, 0);
259 R128_WRITE(R128_PM4_BUFFER_CNTL
,
260 R128_PM4_NONPM4
| R128_PM4_BUFFER_CNTL_NOUPDATE
);
262 dev_priv
->cce_running
= 0;
265 /* Reset the engine. This will stop the CCE if it is running.
267 static int r128_do_engine_reset(struct drm_device
* dev
)
269 drm_r128_private_t
*dev_priv
= dev
->dev_private
;
270 u32 clock_cntl_index
, mclk_cntl
, gen_reset_cntl
;
272 r128_do_pixcache_flush(dev_priv
);
274 clock_cntl_index
= R128_READ(R128_CLOCK_CNTL_INDEX
);
275 mclk_cntl
= R128_READ_PLL(dev
, R128_MCLK_CNTL
);
277 R128_WRITE_PLL(R128_MCLK_CNTL
,
278 mclk_cntl
| R128_FORCE_GCP
| R128_FORCE_PIPE3D_CP
);
280 gen_reset_cntl
= R128_READ(R128_GEN_RESET_CNTL
);
282 /* Taken from the sample code - do not change */
283 R128_WRITE(R128_GEN_RESET_CNTL
, gen_reset_cntl
| R128_SOFT_RESET_GUI
);
284 R128_READ(R128_GEN_RESET_CNTL
);
285 R128_WRITE(R128_GEN_RESET_CNTL
, gen_reset_cntl
& ~R128_SOFT_RESET_GUI
);
286 R128_READ(R128_GEN_RESET_CNTL
);
288 R128_WRITE_PLL(R128_MCLK_CNTL
, mclk_cntl
);
289 R128_WRITE(R128_CLOCK_CNTL_INDEX
, clock_cntl_index
);
290 R128_WRITE(R128_GEN_RESET_CNTL
, gen_reset_cntl
);
292 /* Reset the CCE ring */
293 r128_do_cce_reset(dev_priv
);
295 /* The CCE is no longer running after an engine reset */
296 dev_priv
->cce_running
= 0;
298 /* Reset any pending vertex, indirect buffers */
299 r128_freelist_reset(dev
);
304 static void r128_cce_init_ring_buffer(struct drm_device
* dev
,
305 drm_r128_private_t
* dev_priv
)
312 /* The manual (p. 2) says this address is in "VM space". This
313 * means it's an offset from the start of AGP space.
316 if (!dev_priv
->is_pci
)
317 ring_start
= dev_priv
->cce_ring
->offset
- dev
->agp
->base
;
320 ring_start
= dev_priv
->cce_ring
->offset
-
321 (unsigned long)dev
->sg
->virtual;
323 R128_WRITE(R128_PM4_BUFFER_OFFSET
, ring_start
| R128_AGP_OFFSET
);
325 R128_WRITE(R128_PM4_BUFFER_DL_WPTR
, 0);
326 R128_WRITE(R128_PM4_BUFFER_DL_RPTR
, 0);
328 /* Set watermark control */
329 R128_WRITE(R128_PM4_BUFFER_WM_CNTL
,
330 ((R128_WATERMARK_L
/ 4) << R128_WMA_SHIFT
)
331 | ((R128_WATERMARK_M
/ 4) << R128_WMB_SHIFT
)
332 | ((R128_WATERMARK_N
/ 4) << R128_WMC_SHIFT
)
333 | ((R128_WATERMARK_K
/ 64) << R128_WB_WM_SHIFT
));
335 /* Force read. Why? Because it's in the examples... */
336 R128_READ(R128_PM4_BUFFER_ADDR
);
338 /* Turn on bus mastering */
339 tmp
= R128_READ(R128_BUS_CNTL
) & ~R128_BUS_MASTER_DIS
;
340 R128_WRITE(R128_BUS_CNTL
, tmp
);
343 static int r128_do_init_cce(struct drm_device
* dev
, drm_r128_init_t
* init
)
345 drm_r128_private_t
*dev_priv
;
350 if (dev
->dev_private
) {
351 DRM_DEBUG("called when already initialized\n");
355 dev_priv
= kzalloc(sizeof(drm_r128_private_t
), GFP_KERNEL
);
356 if (dev_priv
== NULL
)
359 dev_priv
->is_pci
= init
->is_pci
;
361 if (dev_priv
->is_pci
&& !dev
->sg
) {
362 DRM_ERROR("PCI GART memory not allocated!\n");
363 dev
->dev_private
= (void *)dev_priv
;
364 r128_do_cleanup_cce(dev
);
368 dev_priv
->usec_timeout
= init
->usec_timeout
;
369 if (dev_priv
->usec_timeout
< 1 ||
370 dev_priv
->usec_timeout
> R128_MAX_USEC_TIMEOUT
) {
371 DRM_DEBUG("TIMEOUT problem!\n");
372 dev
->dev_private
= (void *)dev_priv
;
373 r128_do_cleanup_cce(dev
);
377 dev_priv
->cce_mode
= init
->cce_mode
;
379 /* GH: Simple idle check.
381 atomic_set(&dev_priv
->idle_count
, 0);
383 /* We don't support anything other than bus-mastering ring mode,
384 * but the ring can be in either AGP or PCI space for the ring
387 if ((init
->cce_mode
!= R128_PM4_192BM
) &&
388 (init
->cce_mode
!= R128_PM4_128BM_64INDBM
) &&
389 (init
->cce_mode
!= R128_PM4_64BM_128INDBM
) &&
390 (init
->cce_mode
!= R128_PM4_64BM_64VCBM_64INDBM
)) {
391 DRM_DEBUG("Bad cce_mode!\n");
392 dev
->dev_private
= (void *)dev_priv
;
393 r128_do_cleanup_cce(dev
);
397 switch (init
->cce_mode
) {
398 case R128_PM4_NONPM4
:
399 dev_priv
->cce_fifo_size
= 0;
401 case R128_PM4_192PIO
:
403 dev_priv
->cce_fifo_size
= 192;
405 case R128_PM4_128PIO_64INDBM
:
406 case R128_PM4_128BM_64INDBM
:
407 dev_priv
->cce_fifo_size
= 128;
409 case R128_PM4_64PIO_128INDBM
:
410 case R128_PM4_64BM_128INDBM
:
411 case R128_PM4_64PIO_64VCBM_64INDBM
:
412 case R128_PM4_64BM_64VCBM_64INDBM
:
413 case R128_PM4_64PIO_64VCPIO_64INDPIO
:
414 dev_priv
->cce_fifo_size
= 64;
418 switch (init
->fb_bpp
) {
420 dev_priv
->color_fmt
= R128_DATATYPE_RGB565
;
424 dev_priv
->color_fmt
= R128_DATATYPE_ARGB8888
;
427 dev_priv
->front_offset
= init
->front_offset
;
428 dev_priv
->front_pitch
= init
->front_pitch
;
429 dev_priv
->back_offset
= init
->back_offset
;
430 dev_priv
->back_pitch
= init
->back_pitch
;
432 switch (init
->depth_bpp
) {
434 dev_priv
->depth_fmt
= R128_DATATYPE_RGB565
;
439 dev_priv
->depth_fmt
= R128_DATATYPE_ARGB8888
;
442 dev_priv
->depth_offset
= init
->depth_offset
;
443 dev_priv
->depth_pitch
= init
->depth_pitch
;
444 dev_priv
->span_offset
= init
->span_offset
;
446 dev_priv
->front_pitch_offset_c
= (((dev_priv
->front_pitch
/ 8) << 21) |
447 (dev_priv
->front_offset
>> 5));
448 dev_priv
->back_pitch_offset_c
= (((dev_priv
->back_pitch
/ 8) << 21) |
449 (dev_priv
->back_offset
>> 5));
450 dev_priv
->depth_pitch_offset_c
= (((dev_priv
->depth_pitch
/ 8) << 21) |
451 (dev_priv
->depth_offset
>> 5) |
453 dev_priv
->span_pitch_offset_c
= (((dev_priv
->depth_pitch
/ 8) << 21) |
454 (dev_priv
->span_offset
>> 5));
456 dev_priv
->sarea
= drm_getsarea(dev
);
457 if (!dev_priv
->sarea
) {
458 DRM_ERROR("could not find sarea!\n");
459 dev
->dev_private
= (void *)dev_priv
;
460 r128_do_cleanup_cce(dev
);
464 dev_priv
->mmio
= drm_core_findmap(dev
, init
->mmio_offset
);
465 if (!dev_priv
->mmio
) {
466 DRM_ERROR("could not find mmio region!\n");
467 dev
->dev_private
= (void *)dev_priv
;
468 r128_do_cleanup_cce(dev
);
471 dev_priv
->cce_ring
= drm_core_findmap(dev
, init
->ring_offset
);
472 if (!dev_priv
->cce_ring
) {
473 DRM_ERROR("could not find cce ring region!\n");
474 dev
->dev_private
= (void *)dev_priv
;
475 r128_do_cleanup_cce(dev
);
478 dev_priv
->ring_rptr
= drm_core_findmap(dev
, init
->ring_rptr_offset
);
479 if (!dev_priv
->ring_rptr
) {
480 DRM_ERROR("could not find ring read pointer!\n");
481 dev
->dev_private
= (void *)dev_priv
;
482 r128_do_cleanup_cce(dev
);
485 dev
->agp_buffer_token
= init
->buffers_offset
;
486 dev
->agp_buffer_map
= drm_core_findmap(dev
, init
->buffers_offset
);
487 if (!dev
->agp_buffer_map
) {
488 DRM_ERROR("could not find dma buffer region!\n");
489 dev
->dev_private
= (void *)dev_priv
;
490 r128_do_cleanup_cce(dev
);
494 if (!dev_priv
->is_pci
) {
495 dev_priv
->agp_textures
=
496 drm_core_findmap(dev
, init
->agp_textures_offset
);
497 if (!dev_priv
->agp_textures
) {
498 DRM_ERROR("could not find agp texture region!\n");
499 dev
->dev_private
= (void *)dev_priv
;
500 r128_do_cleanup_cce(dev
);
505 dev_priv
->sarea_priv
=
506 (drm_r128_sarea_t
*) ((u8
*) dev_priv
->sarea
->handle
+
507 init
->sarea_priv_offset
);
510 if (!dev_priv
->is_pci
) {
511 drm_core_ioremap_wc(dev_priv
->cce_ring
, dev
);
512 drm_core_ioremap_wc(dev_priv
->ring_rptr
, dev
);
513 drm_core_ioremap_wc(dev
->agp_buffer_map
, dev
);
514 if (!dev_priv
->cce_ring
->handle
||
515 !dev_priv
->ring_rptr
->handle
||
516 !dev
->agp_buffer_map
->handle
) {
517 DRM_ERROR("Could not ioremap agp regions!\n");
518 dev
->dev_private
= (void *)dev_priv
;
519 r128_do_cleanup_cce(dev
);
525 dev_priv
->cce_ring
->handle
=
526 (void *)(unsigned long)dev_priv
->cce_ring
->offset
;
527 dev_priv
->ring_rptr
->handle
=
528 (void *)(unsigned long)dev_priv
->ring_rptr
->offset
;
529 dev
->agp_buffer_map
->handle
=
530 (void *)(unsigned long)dev
->agp_buffer_map
->offset
;
534 if (!dev_priv
->is_pci
)
535 dev_priv
->cce_buffers_offset
= dev
->agp
->base
;
538 dev_priv
->cce_buffers_offset
= (unsigned long)dev
->sg
->virtual;
540 dev_priv
->ring
.start
= (u32
*) dev_priv
->cce_ring
->handle
;
541 dev_priv
->ring
.end
= ((u32
*) dev_priv
->cce_ring
->handle
542 + init
->ring_size
/ sizeof(u32
));
543 dev_priv
->ring
.size
= init
->ring_size
;
544 dev_priv
->ring
.size_l2qw
= drm_order(init
->ring_size
/ 8);
546 dev_priv
->ring
.tail_mask
= (dev_priv
->ring
.size
/ sizeof(u32
)) - 1;
548 dev_priv
->ring
.high_mark
= 128;
550 dev_priv
->sarea_priv
->last_frame
= 0;
551 R128_WRITE(R128_LAST_FRAME_REG
, dev_priv
->sarea_priv
->last_frame
);
553 dev_priv
->sarea_priv
->last_dispatch
= 0;
554 R128_WRITE(R128_LAST_DISPATCH_REG
, dev_priv
->sarea_priv
->last_dispatch
);
557 if (dev_priv
->is_pci
) {
559 dev_priv
->gart_info
.table_mask
= DMA_BIT_MASK(32);
560 dev_priv
->gart_info
.gart_table_location
= DRM_ATI_GART_MAIN
;
561 dev_priv
->gart_info
.table_size
= R128_PCIGART_TABLE_SIZE
;
562 dev_priv
->gart_info
.addr
= NULL
;
563 dev_priv
->gart_info
.bus_addr
= 0;
564 dev_priv
->gart_info
.gart_reg_if
= DRM_ATI_GART_PCI
;
565 if (!drm_ati_pcigart_init(dev
, &dev_priv
->gart_info
)) {
566 DRM_ERROR("failed to init PCI GART!\n");
567 dev
->dev_private
= (void *)dev_priv
;
568 r128_do_cleanup_cce(dev
);
571 R128_WRITE(R128_PCI_GART_PAGE
, dev_priv
->gart_info
.bus_addr
);
576 r128_cce_init_ring_buffer(dev
, dev_priv
);
577 rc
= r128_cce_load_microcode(dev_priv
);
579 dev
->dev_private
= (void *)dev_priv
;
581 r128_do_engine_reset(dev
);
584 DRM_ERROR("Failed to load firmware!\n");
585 r128_do_cleanup_cce(dev
);
591 int r128_do_cleanup_cce(struct drm_device
* dev
)
594 /* Make sure interrupts are disabled here because the uninstall ioctl
595 * may not have been called from userspace and after dev_private
596 * is freed, it's too late.
598 if (dev
->irq_enabled
)
599 drm_irq_uninstall(dev
);
601 if (dev
->dev_private
) {
602 drm_r128_private_t
*dev_priv
= dev
->dev_private
;
605 if (!dev_priv
->is_pci
) {
606 if (dev_priv
->cce_ring
!= NULL
)
607 drm_core_ioremapfree(dev_priv
->cce_ring
, dev
);
608 if (dev_priv
->ring_rptr
!= NULL
)
609 drm_core_ioremapfree(dev_priv
->ring_rptr
, dev
);
610 if (dev
->agp_buffer_map
!= NULL
) {
611 drm_core_ioremapfree(dev
->agp_buffer_map
, dev
);
612 dev
->agp_buffer_map
= NULL
;
617 if (dev_priv
->gart_info
.bus_addr
)
618 if (!drm_ati_pcigart_cleanup(dev
,
619 &dev_priv
->gart_info
))
621 ("failed to cleanup PCI GART!\n");
624 kfree(dev
->dev_private
);
625 dev
->dev_private
= NULL
;
631 int r128_cce_init(struct drm_device
*dev
, void *data
, struct drm_file
*file_priv
)
633 drm_r128_init_t
*init
= data
;
637 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
639 switch (init
->func
) {
641 return r128_do_init_cce(dev
, init
);
642 case R128_CLEANUP_CCE
:
643 return r128_do_cleanup_cce(dev
);
649 int r128_cce_start(struct drm_device
*dev
, void *data
, struct drm_file
*file_priv
)
651 drm_r128_private_t
*dev_priv
= dev
->dev_private
;
654 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
656 DEV_INIT_TEST_WITH_RETURN(dev_priv
);
658 if (dev_priv
->cce_running
|| dev_priv
->cce_mode
== R128_PM4_NONPM4
) {
659 DRM_DEBUG("while CCE running\n");
663 r128_do_cce_start(dev_priv
);
668 /* Stop the CCE. The engine must have been idled before calling this
671 int r128_cce_stop(struct drm_device
*dev
, void *data
, struct drm_file
*file_priv
)
673 drm_r128_private_t
*dev_priv
= dev
->dev_private
;
674 drm_r128_cce_stop_t
*stop
= data
;
678 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
680 DEV_INIT_TEST_WITH_RETURN(dev_priv
);
682 /* Flush any pending CCE commands. This ensures any outstanding
683 * commands are exectuted by the engine before we turn it off.
686 r128_do_cce_flush(dev_priv
);
689 /* If we fail to make the engine go idle, we return an error
690 * code so that the DRM ioctl wrapper can try again.
693 ret
= r128_do_cce_idle(dev_priv
);
698 /* Finally, we can turn off the CCE. If the engine isn't idle,
699 * we will get some dropped triangles as they won't be fully
700 * rendered before the CCE is shut down.
702 r128_do_cce_stop(dev_priv
);
704 /* Reset the engine */
705 r128_do_engine_reset(dev
);
710 /* Just reset the CCE ring. Called as part of an X Server engine reset.
712 int r128_cce_reset(struct drm_device
*dev
, void *data
, struct drm_file
*file_priv
)
714 drm_r128_private_t
*dev_priv
= dev
->dev_private
;
717 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
719 DEV_INIT_TEST_WITH_RETURN(dev_priv
);
721 r128_do_cce_reset(dev_priv
);
723 /* The CCE is no longer running after an engine reset */
724 dev_priv
->cce_running
= 0;
729 int r128_cce_idle(struct drm_device
*dev
, void *data
, struct drm_file
*file_priv
)
731 drm_r128_private_t
*dev_priv
= dev
->dev_private
;
734 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
736 DEV_INIT_TEST_WITH_RETURN(dev_priv
);
738 if (dev_priv
->cce_running
) {
739 r128_do_cce_flush(dev_priv
);
742 return r128_do_cce_idle(dev_priv
);
745 int r128_engine_reset(struct drm_device
*dev
, void *data
, struct drm_file
*file_priv
)
749 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
751 DEV_INIT_TEST_WITH_RETURN(dev
->dev_private
);
753 return r128_do_engine_reset(dev
);
756 int r128_fullscreen(struct drm_device
*dev
, void *data
, struct drm_file
*file_priv
)
761 /* ================================================================
762 * Freelist management
764 #define R128_BUFFER_USED 0xffffffff
765 #define R128_BUFFER_FREE 0
768 static int r128_freelist_init(struct drm_device
* dev
)
770 struct drm_device_dma
*dma
= dev
->dma
;
771 drm_r128_private_t
*dev_priv
= dev
->dev_private
;
773 drm_r128_buf_priv_t
*buf_priv
;
774 drm_r128_freelist_t
*entry
;
777 dev_priv
->head
= kzalloc(sizeof(drm_r128_freelist_t
), GFP_KERNEL
);
778 if (dev_priv
->head
== NULL
)
781 dev_priv
->head
->age
= R128_BUFFER_USED
;
783 for (i
= 0; i
< dma
->buf_count
; i
++) {
784 buf
= dma
->buflist
[i
];
785 buf_priv
= buf
->dev_private
;
787 entry
= kmalloc(sizeof(drm_r128_freelist_t
), GFP_KERNEL
);
791 entry
->age
= R128_BUFFER_FREE
;
793 entry
->prev
= dev_priv
->head
;
794 entry
->next
= dev_priv
->head
->next
;
796 dev_priv
->tail
= entry
;
798 buf_priv
->discard
= 0;
799 buf_priv
->dispatched
= 0;
800 buf_priv
->list_entry
= entry
;
802 dev_priv
->head
->next
= entry
;
804 if (dev_priv
->head
->next
)
805 dev_priv
->head
->next
->prev
= entry
;
813 static struct drm_buf
*r128_freelist_get(struct drm_device
* dev
)
815 struct drm_device_dma
*dma
= dev
->dma
;
816 drm_r128_private_t
*dev_priv
= dev
->dev_private
;
817 drm_r128_buf_priv_t
*buf_priv
;
821 /* FIXME: Optimize -- use freelist code */
823 for (i
= 0; i
< dma
->buf_count
; i
++) {
824 buf
= dma
->buflist
[i
];
825 buf_priv
= buf
->dev_private
;
830 for (t
= 0; t
< dev_priv
->usec_timeout
; t
++) {
831 u32 done_age
= R128_READ(R128_LAST_DISPATCH_REG
);
833 for (i
= 0; i
< dma
->buf_count
; i
++) {
834 buf
= dma
->buflist
[i
];
835 buf_priv
= buf
->dev_private
;
836 if (buf
->pending
&& buf_priv
->age
<= done_age
) {
837 /* The buffer has been processed, so it
847 DRM_DEBUG("returning NULL!\n");
851 void r128_freelist_reset(struct drm_device
* dev
)
853 struct drm_device_dma
*dma
= dev
->dma
;
856 for (i
= 0; i
< dma
->buf_count
; i
++) {
857 struct drm_buf
*buf
= dma
->buflist
[i
];
858 drm_r128_buf_priv_t
*buf_priv
= buf
->dev_private
;
863 /* ================================================================
864 * CCE command submission
867 int r128_wait_ring(drm_r128_private_t
* dev_priv
, int n
)
869 drm_r128_ring_buffer_t
*ring
= &dev_priv
->ring
;
872 for (i
= 0; i
< dev_priv
->usec_timeout
; i
++) {
873 r128_update_ring_snapshot(dev_priv
);
874 if (ring
->space
>= n
)
879 /* FIXME: This is being ignored... */
880 DRM_ERROR("failed!\n");
884 static int r128_cce_get_buffers(struct drm_device
* dev
,
885 struct drm_file
*file_priv
,
891 for (i
= d
->granted_count
; i
< d
->request_count
; i
++) {
892 buf
= r128_freelist_get(dev
);
896 buf
->file_priv
= file_priv
;
898 if (DRM_COPY_TO_USER(&d
->request_indices
[i
], &buf
->idx
,
901 if (DRM_COPY_TO_USER(&d
->request_sizes
[i
], &buf
->total
,
910 int r128_cce_buffers(struct drm_device
*dev
, void *data
, struct drm_file
*file_priv
)
912 struct drm_device_dma
*dma
= dev
->dma
;
914 struct drm_dma
*d
= data
;
916 LOCK_TEST_WITH_RETURN(dev
, file_priv
);
918 /* Please don't send us buffers.
920 if (d
->send_count
!= 0) {
921 DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
922 DRM_CURRENTPID
, d
->send_count
);
926 /* We'll send you buffers.
928 if (d
->request_count
< 0 || d
->request_count
> dma
->buf_count
) {
929 DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
930 DRM_CURRENTPID
, d
->request_count
, dma
->buf_count
);
934 d
->granted_count
= 0;
936 if (d
->request_count
) {
937 ret
= r128_cce_get_buffers(dev
, file_priv
, d
);