3 Broadcom B43 wireless driver
4 IEEE 802.11n PHY support
6 Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
25 #include <linux/delay.h>
26 #include <linux/slab.h>
27 #include <linux/types.h>
31 #include "tables_nphy.h"
41 struct nphy_iqcal_params
{
59 enum b43_nphy_rf_sequence
{
63 B43_RFSEQ_UPDATE_GAINH
,
64 B43_RFSEQ_UPDATE_GAINL
,
65 B43_RFSEQ_UPDATE_GAINU
,
68 static void b43_nphy_set_rf_sequence(struct b43_wldev
*dev
, u8 cmd
,
69 u8
*events
, u8
*delays
, u8 length
);
70 static void b43_nphy_force_rf_sequence(struct b43_wldev
*dev
,
71 enum b43_nphy_rf_sequence seq
);
72 static void b43_nphy_rf_control_override(struct b43_wldev
*dev
, u16 field
,
73 u16 value
, u8 core
, bool off
);
74 static void b43_nphy_rf_control_intc_override(struct b43_wldev
*dev
, u8 field
,
77 void b43_nphy_set_rxantenna(struct b43_wldev
*dev
, int antenna
)
81 static void b43_nphy_op_adjust_txpower(struct b43_wldev
*dev
)
85 static enum b43_txpwr_result
b43_nphy_op_recalc_txpower(struct b43_wldev
*dev
,
88 return B43_TXPWR_RES_DONE
;
91 static void b43_chantab_radio_upload(struct b43_wldev
*dev
,
92 const struct b43_nphy_channeltab_entry
*e
)
94 b43_radio_write16(dev
, B2055_PLL_REF
, e
->radio_pll_ref
);
95 b43_radio_write16(dev
, B2055_RF_PLLMOD0
, e
->radio_rf_pllmod0
);
96 b43_radio_write16(dev
, B2055_RF_PLLMOD1
, e
->radio_rf_pllmod1
);
97 b43_radio_write16(dev
, B2055_VCO_CAPTAIL
, e
->radio_vco_captail
);
98 b43_radio_write16(dev
, B2055_VCO_CAL1
, e
->radio_vco_cal1
);
99 b43_radio_write16(dev
, B2055_VCO_CAL2
, e
->radio_vco_cal2
);
100 b43_radio_write16(dev
, B2055_PLL_LFC1
, e
->radio_pll_lfc1
);
101 b43_radio_write16(dev
, B2055_PLL_LFR1
, e
->radio_pll_lfr1
);
102 b43_radio_write16(dev
, B2055_PLL_LFC2
, e
->radio_pll_lfc2
);
103 b43_radio_write16(dev
, B2055_LGBUF_CENBUF
, e
->radio_lgbuf_cenbuf
);
104 b43_radio_write16(dev
, B2055_LGEN_TUNE1
, e
->radio_lgen_tune1
);
105 b43_radio_write16(dev
, B2055_LGEN_TUNE2
, e
->radio_lgen_tune2
);
106 b43_radio_write16(dev
, B2055_C1_LGBUF_ATUNE
, e
->radio_c1_lgbuf_atune
);
107 b43_radio_write16(dev
, B2055_C1_LGBUF_GTUNE
, e
->radio_c1_lgbuf_gtune
);
108 b43_radio_write16(dev
, B2055_C1_RX_RFR1
, e
->radio_c1_rx_rfr1
);
109 b43_radio_write16(dev
, B2055_C1_TX_PGAPADTN
, e
->radio_c1_tx_pgapadtn
);
110 b43_radio_write16(dev
, B2055_C1_TX_MXBGTRIM
, e
->radio_c1_tx_mxbgtrim
);
111 b43_radio_write16(dev
, B2055_C2_LGBUF_ATUNE
, e
->radio_c2_lgbuf_atune
);
112 b43_radio_write16(dev
, B2055_C2_LGBUF_GTUNE
, e
->radio_c2_lgbuf_gtune
);
113 b43_radio_write16(dev
, B2055_C2_RX_RFR1
, e
->radio_c2_rx_rfr1
);
114 b43_radio_write16(dev
, B2055_C2_TX_PGAPADTN
, e
->radio_c2_tx_pgapadtn
);
115 b43_radio_write16(dev
, B2055_C2_TX_MXBGTRIM
, e
->radio_c2_tx_mxbgtrim
);
118 static void b43_chantab_phy_upload(struct b43_wldev
*dev
,
119 const struct b43_nphy_channeltab_entry
*e
)
121 b43_phy_write(dev
, B43_NPHY_BW1A
, e
->phy_bw1a
);
122 b43_phy_write(dev
, B43_NPHY_BW2
, e
->phy_bw2
);
123 b43_phy_write(dev
, B43_NPHY_BW3
, e
->phy_bw3
);
124 b43_phy_write(dev
, B43_NPHY_BW4
, e
->phy_bw4
);
125 b43_phy_write(dev
, B43_NPHY_BW5
, e
->phy_bw5
);
126 b43_phy_write(dev
, B43_NPHY_BW6
, e
->phy_bw6
);
129 static void b43_nphy_tx_power_fix(struct b43_wldev
*dev
)
134 /* Tune the hardware to a new channel. */
135 static int nphy_channel_switch(struct b43_wldev
*dev
, unsigned int channel
)
137 const struct b43_nphy_channeltab_entry
*tabent
;
139 tabent
= b43_nphy_get_chantabent(dev
, channel
);
143 //FIXME enable/disable band select upper20 in RXCTL
144 if (0 /*FIXME 5Ghz*/)
145 b43_radio_maskset(dev
, B2055_MASTER1
, 0xFF8F, 0x20);
147 b43_radio_maskset(dev
, B2055_MASTER1
, 0xFF8F, 0x50);
148 b43_chantab_radio_upload(dev
, tabent
);
150 b43_radio_write16(dev
, B2055_VCO_CAL10
, 5);
151 b43_radio_write16(dev
, B2055_VCO_CAL10
, 45);
152 b43_radio_write16(dev
, B2055_VCO_CAL10
, 65);
154 if (0 /*FIXME 5Ghz*/)
155 b43_phy_set(dev
, B43_NPHY_BANDCTL
, B43_NPHY_BANDCTL_5GHZ
);
157 b43_phy_mask(dev
, B43_NPHY_BANDCTL
, ~B43_NPHY_BANDCTL_5GHZ
);
158 b43_chantab_phy_upload(dev
, tabent
);
159 b43_nphy_tx_power_fix(dev
);
164 static void b43_radio_init2055_pre(struct b43_wldev
*dev
)
166 b43_phy_mask(dev
, B43_NPHY_RFCTL_CMD
,
167 ~B43_NPHY_RFCTL_CMD_PORFORCE
);
168 b43_phy_set(dev
, B43_NPHY_RFCTL_CMD
,
169 B43_NPHY_RFCTL_CMD_CHIP0PU
|
170 B43_NPHY_RFCTL_CMD_OEPORFORCE
);
171 b43_phy_set(dev
, B43_NPHY_RFCTL_CMD
,
172 B43_NPHY_RFCTL_CMD_PORFORCE
);
175 static void b43_radio_init2055_post(struct b43_wldev
*dev
)
177 struct ssb_sprom
*sprom
= &(dev
->dev
->bus
->sprom
);
178 struct ssb_boardinfo
*binfo
= &(dev
->dev
->bus
->boardinfo
);
182 b43_radio_mask(dev
, B2055_MASTER1
, 0xFFF3);
184 if ((sprom
->revision
!= 4) ||
185 !(sprom
->boardflags_hi
& B43_BFH_RSSIINV
)) {
186 if ((binfo
->vendor
!= PCI_VENDOR_ID_BROADCOM
) ||
187 (binfo
->type
!= 0x46D) ||
188 (binfo
->rev
< 0x41)) {
189 b43_radio_mask(dev
, B2055_C1_RX_BB_REG
, 0x7F);
190 b43_radio_mask(dev
, B2055_C1_RX_BB_REG
, 0x7F);
194 b43_radio_maskset(dev
, B2055_RRCCAL_NOPTSEL
, 0x3F, 0x2C);
196 b43_radio_write16(dev
, B2055_CAL_MISC
, 0x3C);
198 b43_radio_mask(dev
, B2055_CAL_MISC
, 0xFFBE);
200 b43_radio_set(dev
, B2055_CAL_LPOCTL
, 0x80);
202 b43_radio_set(dev
, B2055_CAL_MISC
, 0x1);
204 b43_radio_set(dev
, B2055_CAL_MISC
, 0x40);
206 for (i
= 0; i
< 100; i
++) {
207 val
= b43_radio_read16(dev
, B2055_CAL_COUT2
);
213 b43_radio_mask(dev
, B2055_CAL_LPOCTL
, 0xFF7F);
215 nphy_channel_switch(dev
, dev
->phy
.channel
);
216 b43_radio_write16(dev
, B2055_C1_RX_BB_LPF
, 0x9);
217 b43_radio_write16(dev
, B2055_C2_RX_BB_LPF
, 0x9);
218 b43_radio_write16(dev
, B2055_C1_RX_BB_MIDACHP
, 0x83);
219 b43_radio_write16(dev
, B2055_C2_RX_BB_MIDACHP
, 0x83);
222 /* Initialize a Broadcom 2055 N-radio */
223 static void b43_radio_init2055(struct b43_wldev
*dev
)
225 b43_radio_init2055_pre(dev
);
226 if (b43_status(dev
) < B43_STAT_INITIALIZED
)
227 b2055_upload_inittab(dev
, 0, 1);
229 b2055_upload_inittab(dev
, 0/*FIXME on 5ghz band*/, 0);
230 b43_radio_init2055_post(dev
);
233 void b43_nphy_radio_turn_on(struct b43_wldev
*dev
)
235 b43_radio_init2055(dev
);
238 void b43_nphy_radio_turn_off(struct b43_wldev
*dev
)
240 b43_phy_mask(dev
, B43_NPHY_RFCTL_CMD
,
241 ~B43_NPHY_RFCTL_CMD_EN
);
245 * Upload the N-PHY tables.
246 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
248 static void b43_nphy_tables_init(struct b43_wldev
*dev
)
250 if (dev
->phy
.rev
< 3)
251 b43_nphy_rev0_1_2_tables_init(dev
);
253 b43_nphy_rev3plus_tables_init(dev
);
256 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
257 static void b43_nphy_pa_override(struct b43_wldev
*dev
, bool enable
)
259 struct b43_phy_n
*nphy
= dev
->phy
.n
;
260 enum ieee80211_band band
;
264 nphy
->rfctrl_intc1_save
= b43_phy_read(dev
,
265 B43_NPHY_RFCTL_INTC1
);
266 nphy
->rfctrl_intc2_save
= b43_phy_read(dev
,
267 B43_NPHY_RFCTL_INTC2
);
268 band
= b43_current_band(dev
->wl
);
269 if (dev
->phy
.rev
>= 3) {
270 if (band
== IEEE80211_BAND_5GHZ
)
275 if (band
== IEEE80211_BAND_5GHZ
)
280 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC1
, tmp
);
281 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC2
, tmp
);
283 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC1
,
284 nphy
->rfctrl_intc1_save
);
285 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC2
,
286 nphy
->rfctrl_intc2_save
);
290 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
291 static void b43_nphy_tx_lp_fbw(struct b43_wldev
*dev
)
293 struct b43_phy_n
*nphy
= dev
->phy
.n
;
295 enum ieee80211_band band
= b43_current_band(dev
->wl
);
296 bool ipa
= (nphy
->ipa2g_on
&& band
== IEEE80211_BAND_2GHZ
) ||
297 (nphy
->ipa5g_on
&& band
== IEEE80211_BAND_5GHZ
);
299 if (dev
->phy
.rev
>= 3) {
302 b43_phy_write(dev
, B43_NPHY_TXF_40CO_B32S2
,
303 (((((tmp
<< 3) | tmp
) << 3) | tmp
) << 3) | tmp
);
307 b43_phy_write(dev
, B43_NPHY_TXF_40CO_B1S2
,
308 (((((tmp
<< 3) | tmp
) << 3) | tmp
) << 3) | tmp
);
312 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
313 static void b43_nphy_bmac_clock_fgc(struct b43_wldev
*dev
, bool force
)
317 if (dev
->phy
.type
!= B43_PHYTYPE_N
)
320 tmslow
= ssb_read32(dev
->dev
, SSB_TMSLOW
);
322 tmslow
|= SSB_TMSLOW_FGC
;
324 tmslow
&= ~SSB_TMSLOW_FGC
;
325 ssb_write32(dev
->dev
, SSB_TMSLOW
, tmslow
);
328 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
329 static void b43_nphy_reset_cca(struct b43_wldev
*dev
)
333 b43_nphy_bmac_clock_fgc(dev
, 1);
334 bbcfg
= b43_phy_read(dev
, B43_NPHY_BBCFG
);
335 b43_phy_write(dev
, B43_NPHY_BBCFG
, bbcfg
| B43_NPHY_BBCFG_RSTCCA
);
337 b43_phy_write(dev
, B43_NPHY_BBCFG
, bbcfg
& ~B43_NPHY_BBCFG_RSTCCA
);
338 b43_nphy_bmac_clock_fgc(dev
, 0);
339 b43_nphy_force_rf_sequence(dev
, B43_RFSEQ_RESET2RX
);
342 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
343 static void b43_nphy_update_mimo_config(struct b43_wldev
*dev
, s32 preamble
)
345 u16 mimocfg
= b43_phy_read(dev
, B43_NPHY_MIMOCFG
);
347 mimocfg
|= B43_NPHY_MIMOCFG_AUTO
;
349 mimocfg
|= B43_NPHY_MIMOCFG_GFMIX
;
351 mimocfg
&= ~B43_NPHY_MIMOCFG_GFMIX
;
353 b43_phy_write(dev
, B43_NPHY_MIMOCFG
, mimocfg
);
356 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
357 static void b43_nphy_update_txrx_chain(struct b43_wldev
*dev
)
359 struct b43_phy_n
*nphy
= dev
->phy
.n
;
361 bool override
= false;
364 if (nphy
->txrx_chain
== 0) {
367 } else if (nphy
->txrx_chain
== 1) {
372 b43_phy_maskset(dev
, B43_NPHY_RFSEQCA
,
373 ~(B43_NPHY_RFSEQCA_TXEN
| B43_NPHY_RFSEQCA_RXEN
),
377 b43_phy_set(dev
, B43_NPHY_RFSEQMODE
,
378 B43_NPHY_RFSEQMODE_CAOVER
);
380 b43_phy_mask(dev
, B43_NPHY_RFSEQMODE
,
381 ~B43_NPHY_RFSEQMODE_CAOVER
);
384 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
385 static void b43_nphy_rx_iq_est(struct b43_wldev
*dev
, struct nphy_iq_est
*est
,
386 u16 samps
, u8 time
, bool wait
)
391 b43_phy_write(dev
, B43_NPHY_IQEST_SAMCNT
, samps
);
392 b43_phy_maskset(dev
, B43_NPHY_IQEST_WT
, ~B43_NPHY_IQEST_WT_VAL
, time
);
394 b43_phy_set(dev
, B43_NPHY_IQEST_CMD
, B43_NPHY_IQEST_CMD_MODE
);
396 b43_phy_mask(dev
, B43_NPHY_IQEST_CMD
, ~B43_NPHY_IQEST_CMD_MODE
);
398 b43_phy_set(dev
, B43_NPHY_IQEST_CMD
, B43_NPHY_IQEST_CMD_START
);
400 for (i
= 1000; i
; i
--) {
401 tmp
= b43_phy_read(dev
, B43_NPHY_IQEST_CMD
);
402 if (!(tmp
& B43_NPHY_IQEST_CMD_START
)) {
403 est
->i0_pwr
= (b43_phy_read(dev
, B43_NPHY_IQEST_IPACC_HI0
) << 16) |
404 b43_phy_read(dev
, B43_NPHY_IQEST_IPACC_LO0
);
405 est
->q0_pwr
= (b43_phy_read(dev
, B43_NPHY_IQEST_QPACC_HI0
) << 16) |
406 b43_phy_read(dev
, B43_NPHY_IQEST_QPACC_LO0
);
407 est
->iq0_prod
= (b43_phy_read(dev
, B43_NPHY_IQEST_IQACC_HI0
) << 16) |
408 b43_phy_read(dev
, B43_NPHY_IQEST_IQACC_LO0
);
410 est
->i1_pwr
= (b43_phy_read(dev
, B43_NPHY_IQEST_IPACC_HI1
) << 16) |
411 b43_phy_read(dev
, B43_NPHY_IQEST_IPACC_LO1
);
412 est
->q1_pwr
= (b43_phy_read(dev
, B43_NPHY_IQEST_QPACC_HI1
) << 16) |
413 b43_phy_read(dev
, B43_NPHY_IQEST_QPACC_LO1
);
414 est
->iq1_prod
= (b43_phy_read(dev
, B43_NPHY_IQEST_IQACC_HI1
) << 16) |
415 b43_phy_read(dev
, B43_NPHY_IQEST_IQACC_LO1
);
420 memset(est
, 0, sizeof(*est
));
423 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
424 static void b43_nphy_rx_iq_coeffs(struct b43_wldev
*dev
, bool write
,
425 struct b43_phy_n_iq_comp
*pcomp
)
428 b43_phy_write(dev
, B43_NPHY_C1_RXIQ_COMPA0
, pcomp
->a0
);
429 b43_phy_write(dev
, B43_NPHY_C1_RXIQ_COMPB0
, pcomp
->b0
);
430 b43_phy_write(dev
, B43_NPHY_C2_RXIQ_COMPA1
, pcomp
->a1
);
431 b43_phy_write(dev
, B43_NPHY_C2_RXIQ_COMPB1
, pcomp
->b1
);
433 pcomp
->a0
= b43_phy_read(dev
, B43_NPHY_C1_RXIQ_COMPA0
);
434 pcomp
->b0
= b43_phy_read(dev
, B43_NPHY_C1_RXIQ_COMPB0
);
435 pcomp
->a1
= b43_phy_read(dev
, B43_NPHY_C2_RXIQ_COMPA1
);
436 pcomp
->b1
= b43_phy_read(dev
, B43_NPHY_C2_RXIQ_COMPB1
);
440 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
441 static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev
*dev
, u8 core
)
443 u16
*regs
= dev
->phy
.n
->tx_rx_cal_phy_saveregs
;
445 b43_phy_write(dev
, B43_NPHY_RFSEQCA
, regs
[0]);
447 b43_phy_write(dev
, B43_NPHY_AFECTL_C1
, regs
[1]);
448 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER1
, regs
[2]);
450 b43_phy_write(dev
, B43_NPHY_AFECTL_C2
, regs
[1]);
451 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER
, regs
[2]);
453 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC1
, regs
[3]);
454 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC2
, regs
[4]);
455 b43_phy_write(dev
, B43_NPHY_RFCTL_RSSIO1
, regs
[5]);
456 b43_phy_write(dev
, B43_NPHY_RFCTL_RSSIO2
, regs
[6]);
457 b43_phy_write(dev
, B43_NPHY_TXF_40CO_B1S1
, regs
[7]);
458 b43_phy_write(dev
, B43_NPHY_RFCTL_OVER
, regs
[8]);
459 b43_phy_write(dev
, B43_NPHY_PAPD_EN0
, regs
[9]);
460 b43_phy_write(dev
, B43_NPHY_PAPD_EN1
, regs
[10]);
463 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
464 static void b43_nphy_rx_cal_phy_setup(struct b43_wldev
*dev
, u8 core
)
467 u16
*regs
= dev
->phy
.n
->tx_rx_cal_phy_saveregs
;
469 regs
[0] = b43_phy_read(dev
, B43_NPHY_RFSEQCA
);
471 regs
[1] = b43_phy_read(dev
, B43_NPHY_AFECTL_C1
);
472 regs
[2] = b43_phy_read(dev
, B43_NPHY_AFECTL_OVER1
);
474 regs
[1] = b43_phy_read(dev
, B43_NPHY_AFECTL_C2
);
475 regs
[2] = b43_phy_read(dev
, B43_NPHY_AFECTL_OVER
);
477 regs
[3] = b43_phy_read(dev
, B43_NPHY_RFCTL_INTC1
);
478 regs
[4] = b43_phy_read(dev
, B43_NPHY_RFCTL_INTC2
);
479 regs
[5] = b43_phy_read(dev
, B43_NPHY_RFCTL_RSSIO1
);
480 regs
[6] = b43_phy_read(dev
, B43_NPHY_RFCTL_RSSIO2
);
481 regs
[7] = b43_phy_read(dev
, B43_NPHY_TXF_40CO_B1S1
);
482 regs
[8] = b43_phy_read(dev
, B43_NPHY_RFCTL_OVER
);
483 regs
[9] = b43_phy_read(dev
, B43_NPHY_PAPD_EN0
);
484 regs
[10] = b43_phy_read(dev
, B43_NPHY_PAPD_EN1
);
486 b43_phy_mask(dev
, B43_NPHY_PAPD_EN0
, ~0x0001);
487 b43_phy_mask(dev
, B43_NPHY_PAPD_EN1
, ~0x0001);
489 b43_phy_maskset(dev
, B43_NPHY_RFSEQCA
, (u16
)~B43_NPHY_RFSEQCA_RXDIS
,
490 ((1 - core
) << B43_NPHY_RFSEQCA_RXDIS_SHIFT
));
491 b43_phy_maskset(dev
, B43_NPHY_RFSEQCA
, ~B43_NPHY_RFSEQCA_TXEN
,
492 ((1 - core
) << B43_NPHY_RFSEQCA_TXEN_SHIFT
));
493 b43_phy_maskset(dev
, B43_NPHY_RFSEQCA
, ~B43_NPHY_RFSEQCA_RXEN
,
494 (core
<< B43_NPHY_RFSEQCA_RXEN_SHIFT
));
495 b43_phy_maskset(dev
, B43_NPHY_RFSEQCA
, ~B43_NPHY_RFSEQCA_TXDIS
,
496 (core
<< B43_NPHY_RFSEQCA_TXDIS_SHIFT
));
499 b43_phy_mask(dev
, B43_NPHY_AFECTL_C1
, ~0x0007);
500 b43_phy_set(dev
, B43_NPHY_AFECTL_OVER1
, 0x0007);
502 b43_phy_mask(dev
, B43_NPHY_AFECTL_C2
, ~0x0007);
503 b43_phy_set(dev
, B43_NPHY_AFECTL_OVER
, 0x0007);
506 b43_nphy_rf_control_intc_override(dev
, 2, 0, 3);
507 b43_nphy_rf_control_override(dev
, 8, 0, 3, false);
508 b43_nphy_force_rf_sequence(dev
, B43_RFSEQ_RX2TX
);
517 b43_nphy_rf_control_intc_override(dev
, 1, rxval
, (core
+ 1));
518 b43_nphy_rf_control_intc_override(dev
, 1, txval
, (2 - core
));
521 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
522 static void b43_nphy_calc_rx_iq_comp(struct b43_wldev
*dev
, u8 mask
)
528 int iq_nbits
, qq_nbits
;
532 struct nphy_iq_est est
;
533 struct b43_phy_n_iq_comp old
;
534 struct b43_phy_n_iq_comp
new = { };
540 b43_nphy_rx_iq_coeffs(dev
, false, &old
);
541 b43_nphy_rx_iq_coeffs(dev
, true, &new);
542 b43_nphy_rx_iq_est(dev
, &est
, 0x4000, 32, false);
545 for (i
= 0; i
< 2; i
++) {
546 if (i
== 0 && (mask
& 1)) {
550 } else if (i
== 1 && (mask
& 2)) {
564 iq_nbits
= fls(abs(iq
));
567 arsh
= iq_nbits
- 20;
569 a
= -((iq
<< (30 - iq_nbits
)) + (ii
>> (1 + arsh
)));
572 a
= -((iq
<< (30 - iq_nbits
)) + (ii
<< (-1 - arsh
)));
581 brsh
= qq_nbits
- 11;
583 b
= (qq
<< (31 - qq_nbits
));
586 b
= (qq
<< (31 - qq_nbits
));
593 b
= int_sqrt(b
/ tmp
- a
* a
) - (1 << 10);
595 if (i
== 0 && (mask
& 0x1)) {
596 if (dev
->phy
.rev
>= 3) {
603 } else if (i
== 1 && (mask
& 0x2)) {
604 if (dev
->phy
.rev
>= 3) {
617 b43_nphy_rx_iq_coeffs(dev
, true, &new);
620 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
621 static void b43_nphy_tx_iq_workaround(struct b43_wldev
*dev
)
626 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x3C50);
627 for (i
= 0; i
< 4; i
++)
628 array
[i
] = b43_phy_read(dev
, B43_NPHY_TABLE_DATALO
);
630 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_NPHY_TXIQW0
, array
[0]);
631 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_NPHY_TXIQW1
, array
[1]);
632 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_NPHY_TXIQW2
, array
[2]);
633 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_NPHY_TXIQW3
, array
[3]);
636 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
637 static void b43_nphy_write_clip_detection(struct b43_wldev
*dev
, u16
*clip_st
)
639 b43_phy_write(dev
, B43_NPHY_C1_CLIP1THRES
, clip_st
[0]);
640 b43_phy_write(dev
, B43_NPHY_C2_CLIP1THRES
, clip_st
[1]);
643 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
644 static void b43_nphy_read_clip_detection(struct b43_wldev
*dev
, u16
*clip_st
)
646 clip_st
[0] = b43_phy_read(dev
, B43_NPHY_C1_CLIP1THRES
);
647 clip_st
[1] = b43_phy_read(dev
, B43_NPHY_C2_CLIP1THRES
);
650 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
651 static u16
b43_nphy_classifier(struct b43_wldev
*dev
, u16 mask
, u16 val
)
655 if (dev
->dev
->id
.revision
== 16)
656 b43_mac_suspend(dev
);
658 tmp
= b43_phy_read(dev
, B43_NPHY_CLASSCTL
);
659 tmp
&= (B43_NPHY_CLASSCTL_CCKEN
| B43_NPHY_CLASSCTL_OFDMEN
|
660 B43_NPHY_CLASSCTL_WAITEDEN
);
663 b43_phy_maskset(dev
, B43_NPHY_CLASSCTL
, 0xFFF8, tmp
);
665 if (dev
->dev
->id
.revision
== 16)
671 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
672 static void b43_nphy_stay_in_carrier_search(struct b43_wldev
*dev
, bool enable
)
674 struct b43_phy
*phy
= &dev
->phy
;
675 struct b43_phy_n
*nphy
= phy
->n
;
678 u16 clip
[] = { 0xFFFF, 0xFFFF };
679 if (nphy
->deaf_count
++ == 0) {
680 nphy
->classifier_state
= b43_nphy_classifier(dev
, 0, 0);
681 b43_nphy_classifier(dev
, 0x7, 0);
682 b43_nphy_read_clip_detection(dev
, nphy
->clip_state
);
683 b43_nphy_write_clip_detection(dev
, clip
);
685 b43_nphy_reset_cca(dev
);
687 if (--nphy
->deaf_count
== 0) {
688 b43_nphy_classifier(dev
, 0x7, nphy
->classifier_state
);
689 b43_nphy_write_clip_detection(dev
, nphy
->clip_state
);
694 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
695 static void b43_nphy_stop_playback(struct b43_wldev
*dev
)
697 struct b43_phy_n
*nphy
= dev
->phy
.n
;
700 if (nphy
->hang_avoid
)
701 b43_nphy_stay_in_carrier_search(dev
, 1);
703 tmp
= b43_phy_read(dev
, B43_NPHY_SAMP_STAT
);
705 b43_phy_set(dev
, B43_NPHY_SAMP_CMD
, B43_NPHY_SAMP_CMD_STOP
);
707 b43_phy_mask(dev
, B43_NPHY_IQLOCAL_CMDGCTL
, (u16
)~0x8000);
709 b43_phy_mask(dev
, B43_NPHY_SAMP_CMD
, ~0x0004);
711 if (nphy
->bb_mult_save
& 0x80000000) {
712 tmp
= nphy
->bb_mult_save
& 0xFFFF;
713 b43_ntab_write(dev
, B43_NTAB16(15, 87), tmp
);
714 nphy
->bb_mult_save
= 0;
717 if (nphy
->hang_avoid
)
718 b43_nphy_stay_in_carrier_search(dev
, 0);
721 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
722 static void b43_nphy_spur_workaround(struct b43_wldev
*dev
)
724 struct b43_phy_n
*nphy
= dev
->phy
.n
;
726 unsigned int channel
;
727 int tone
[2] = { 57, 58 };
728 u32 noise
[2] = { 0x3FF, 0x3FF };
730 B43_WARN_ON(dev
->phy
.rev
< 3);
732 if (nphy
->hang_avoid
)
733 b43_nphy_stay_in_carrier_search(dev
, 1);
735 /* FIXME: channel = radio_chanspec */
737 if (nphy
->gband_spurwar_en
) {
738 /* TODO: N PHY Adjust Analog Pfbw (7) */
739 if (channel
== 11 && dev
->phy
.is_40mhz
)
740 ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
742 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
743 /* TODO: N PHY Adjust CRS Min Power (0x1E) */
746 if (nphy
->aband_spurwar_en
) {
750 } else if (channel
== 38 || channel
== 102 || channel
== 118) {
758 } else if (channel
== 134) {
761 } else if (channel
== 151) {
764 } else if (channel
== 153 || channel
== 161) {
772 if (!tone
[0] && !noise
[0])
773 ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
775 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
778 if (nphy
->hang_avoid
)
779 b43_nphy_stay_in_carrier_search(dev
, 0);
782 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
783 static void b43_nphy_gain_crtl_workarounds(struct b43_wldev
*dev
)
785 struct b43_phy_n
*nphy
= dev
->phy
.n
;
789 /* TODO: for PHY >= 3
790 s8 *lna1_gain, *lna2_gain;
791 u8 *gain_db, *gain_bits;
793 u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
794 u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
797 u8 rfseq_events
[3] = { 6, 8, 7 };
798 u8 rfseq_delays
[3] = { 10, 30, 1 };
800 if (dev
->phy
.rev
>= 3) {
803 /* Set Clip 2 detect */
804 b43_phy_set(dev
, B43_NPHY_C1_CGAINI
,
805 B43_NPHY_C1_CGAINI_CL2DETECT
);
806 b43_phy_set(dev
, B43_NPHY_C2_CGAINI
,
807 B43_NPHY_C2_CGAINI_CL2DETECT
);
809 /* Set narrowband clip threshold */
810 b43_phy_set(dev
, B43_NPHY_C1_NBCLIPTHRES
, 0x84);
811 b43_phy_set(dev
, B43_NPHY_C2_NBCLIPTHRES
, 0x84);
813 if (!dev
->phy
.is_40mhz
) {
814 /* Set dwell lengths */
815 b43_phy_set(dev
, B43_NPHY_CLIP1_NBDWELL_LEN
, 0x002B);
816 b43_phy_set(dev
, B43_NPHY_CLIP2_NBDWELL_LEN
, 0x002B);
817 b43_phy_set(dev
, B43_NPHY_W1CLIP1_DWELL_LEN
, 0x0009);
818 b43_phy_set(dev
, B43_NPHY_W1CLIP2_DWELL_LEN
, 0x0009);
821 /* Set wideband clip 2 threshold */
822 b43_phy_maskset(dev
, B43_NPHY_C1_CLIPWBTHRES
,
823 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2
,
825 b43_phy_maskset(dev
, B43_NPHY_C2_CLIPWBTHRES
,
826 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2
,
829 if (!dev
->phy
.is_40mhz
) {
830 b43_phy_maskset(dev
, B43_NPHY_C1_CGAINI
,
831 ~B43_NPHY_C1_CGAINI_GAINBKOFF
, 0x1);
832 b43_phy_maskset(dev
, B43_NPHY_C2_CGAINI
,
833 ~B43_NPHY_C2_CGAINI_GAINBKOFF
, 0x1);
834 b43_phy_maskset(dev
, B43_NPHY_C1_CCK_CGAINI
,
835 ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF
, 0x1);
836 b43_phy_maskset(dev
, B43_NPHY_C2_CCK_CGAINI
,
837 ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF
, 0x1);
840 b43_phy_set(dev
, B43_NPHY_CCK_SHIFTB_REF
, 0x809C);
842 if (nphy
->gain_boost
) {
843 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
&&
849 code
= dev
->phy
.is_40mhz
? 6 : 7;
852 /* Set HPVGA2 index */
853 b43_phy_maskset(dev
, B43_NPHY_C1_INITGAIN
,
854 ~B43_NPHY_C1_INITGAIN_HPVGA2
,
855 code
<< B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT
);
856 b43_phy_maskset(dev
, B43_NPHY_C2_INITGAIN
,
857 ~B43_NPHY_C2_INITGAIN_HPVGA2
,
858 code
<< B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT
);
860 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x1D06);
861 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
,
863 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
,
866 /* TODO: b43_nphy_adjust_lna_gain_table(dev); */
868 if (nphy
->elna_gain_config
) {
869 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x0808);
870 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x0);
871 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x1);
872 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x1);
873 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x1);
875 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x0C08);
876 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x0);
877 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x1);
878 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x1);
879 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x1);
881 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x1D06);
882 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
,
884 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
,
888 if (dev
->phy
.rev
== 2) {
889 for (i
= 0; i
< 4; i
++) {
890 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
,
891 (0x0400 * i
) + 0x0020);
892 for (j
= 0; j
< 21; j
++)
894 B43_NPHY_TABLE_DATALO
, 3 * j
);
897 b43_nphy_set_rf_sequence(dev
, 5,
898 rfseq_events
, rfseq_delays
, 3);
899 b43_phy_maskset(dev
, B43_NPHY_OVER_DGAIN1
,
900 (u16
)~B43_NPHY_OVER_DGAIN_CCKDGECV
,
901 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT
);
903 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
)
904 b43_phy_maskset(dev
, B43_PHY_N(0xC5D),
910 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
911 static void b43_nphy_workarounds(struct b43_wldev
*dev
)
913 struct ssb_bus
*bus
= dev
->dev
->bus
;
914 struct b43_phy
*phy
= &dev
->phy
;
915 struct b43_phy_n
*nphy
= phy
->n
;
917 u8 events1
[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
918 u8 delays1
[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
920 u8 events2
[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
921 u8 delays2
[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
923 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
)
924 b43_nphy_classifier(dev
, 1, 0);
926 b43_nphy_classifier(dev
, 1, 1);
928 if (nphy
->hang_avoid
)
929 b43_nphy_stay_in_carrier_search(dev
, 1);
931 b43_phy_set(dev
, B43_NPHY_IQFLIP
,
932 B43_NPHY_IQFLIP_ADC1
| B43_NPHY_IQFLIP_ADC2
);
934 if (dev
->phy
.rev
>= 3) {
937 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_5GHZ
&&
938 nphy
->band5g_pwrgain
) {
939 b43_radio_mask(dev
, B2055_C1_TX_RF_SPARE
, ~0x8);
940 b43_radio_mask(dev
, B2055_C2_TX_RF_SPARE
, ~0x8);
942 b43_radio_set(dev
, B2055_C1_TX_RF_SPARE
, 0x8);
943 b43_radio_set(dev
, B2055_C2_TX_RF_SPARE
, 0x8);
946 /* TODO: convert to b43_ntab_write? */
947 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x2000);
948 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x000A);
949 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x2010);
950 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x000A);
951 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x2002);
952 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0xCDAA);
953 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x2012);
954 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0xCDAA);
956 if (dev
->phy
.rev
< 2) {
957 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x2008);
958 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x0000);
959 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x2018);
960 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x0000);
961 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x2007);
962 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x7AAB);
963 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x2017);
964 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x7AAB);
965 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x2006);
966 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x0800);
967 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
, 0x2016);
968 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
, 0x0800);
971 b43_phy_write(dev
, B43_NPHY_RFCTL_LUT_TRSW_LO1
, 0x2D8);
972 b43_phy_write(dev
, B43_NPHY_RFCTL_LUT_TRSW_UP1
, 0x301);
973 b43_phy_write(dev
, B43_NPHY_RFCTL_LUT_TRSW_LO2
, 0x2D8);
974 b43_phy_write(dev
, B43_NPHY_RFCTL_LUT_TRSW_UP2
, 0x301);
976 if (bus
->sprom
.boardflags2_lo
& 0x100 &&
977 bus
->boardinfo
.type
== 0x8B) {
981 b43_nphy_set_rf_sequence(dev
, 0, events1
, delays1
, 7);
982 b43_nphy_set_rf_sequence(dev
, 1, events2
, delays2
, 7);
984 b43_nphy_gain_crtl_workarounds(dev
);
986 if (dev
->phy
.rev
< 2) {
987 if (b43_phy_read(dev
, B43_NPHY_RXCTL
) & 0x2)
988 ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
989 } else if (dev
->phy
.rev
== 2) {
990 b43_phy_write(dev
, B43_NPHY_CRSCHECK2
, 0);
991 b43_phy_write(dev
, B43_NPHY_CRSCHECK3
, 0);
994 if (dev
->phy
.rev
< 2)
995 b43_phy_mask(dev
, B43_NPHY_SCRAM_SIGCTL
,
996 ~B43_NPHY_SCRAM_SIGCTL_SCM
);
998 /* Set phase track alpha and beta */
999 b43_phy_write(dev
, B43_NPHY_PHASETR_A0
, 0x125);
1000 b43_phy_write(dev
, B43_NPHY_PHASETR_A1
, 0x1B3);
1001 b43_phy_write(dev
, B43_NPHY_PHASETR_A2
, 0x105);
1002 b43_phy_write(dev
, B43_NPHY_PHASETR_B0
, 0x16E);
1003 b43_phy_write(dev
, B43_NPHY_PHASETR_B1
, 0xCD);
1004 b43_phy_write(dev
, B43_NPHY_PHASETR_B2
, 0x20);
1006 b43_phy_mask(dev
, B43_NPHY_PIL_DW1
,
1007 (u16
)~B43_NPHY_PIL_DW_64QAM
);
1008 b43_phy_write(dev
, B43_NPHY_TXF_20CO_S2B1
, 0xB5);
1009 b43_phy_write(dev
, B43_NPHY_TXF_20CO_S2B2
, 0xA4);
1010 b43_phy_write(dev
, B43_NPHY_TXF_20CO_S2B3
, 0x00);
1012 if (dev
->phy
.rev
== 2)
1013 b43_phy_set(dev
, B43_NPHY_FINERX2_CGC
,
1014 B43_NPHY_FINERX2_CGC_DECGC
);
1017 if (nphy
->hang_avoid
)
1018 b43_nphy_stay_in_carrier_search(dev
, 0);
1021 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
1022 static int b43_nphy_load_samples(struct b43_wldev
*dev
,
1023 struct b43_c32
*samples
, u16 len
) {
1024 struct b43_phy_n
*nphy
= dev
->phy
.n
;
1028 data
= kzalloc(len
* sizeof(u32
), GFP_KERNEL
);
1030 b43err(dev
->wl
, "allocation for samples loading failed\n");
1033 if (nphy
->hang_avoid
)
1034 b43_nphy_stay_in_carrier_search(dev
, 1);
1036 for (i
= 0; i
< len
; i
++) {
1037 data
[i
] = (samples
[i
].i
& 0x3FF << 10);
1038 data
[i
] |= samples
[i
].q
& 0x3FF;
1040 b43_ntab_write_bulk(dev
, B43_NTAB32(17, 0), len
, data
);
1043 if (nphy
->hang_avoid
)
1044 b43_nphy_stay_in_carrier_search(dev
, 0);
1048 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
1049 static u16
b43_nphy_gen_load_samples(struct b43_wldev
*dev
, u32 freq
, u16 max
,
1053 u16 bw
, len
, rot
, angle
;
1054 struct b43_c32
*samples
;
1057 bw
= (dev
->phy
.is_40mhz
) ? 40 : 20;
1061 if (b43_phy_read(dev
, B43_NPHY_BBCFG
) & B43_NPHY_BBCFG_RSTRX
)
1066 if (dev
->phy
.is_40mhz
)
1072 samples
= kzalloc(len
* sizeof(struct b43_c32
), GFP_KERNEL
);
1074 b43err(dev
->wl
, "allocation for samples generation failed\n");
1077 rot
= (((freq
* 36) / bw
) << 16) / 100;
1080 for (i
= 0; i
< len
; i
++) {
1081 samples
[i
] = b43_cordic(angle
);
1083 samples
[i
].q
= CORDIC_CONVERT(samples
[i
].q
* max
);
1084 samples
[i
].i
= CORDIC_CONVERT(samples
[i
].i
* max
);
1087 i
= b43_nphy_load_samples(dev
, samples
, len
);
1089 return (i
< 0) ? 0 : len
;
1092 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
1093 static void b43_nphy_run_samples(struct b43_wldev
*dev
, u16 samps
, u16 loops
,
1094 u16 wait
, bool iqmode
, bool dac_test
)
1096 struct b43_phy_n
*nphy
= dev
->phy
.n
;
1101 if (nphy
->hang_avoid
)
1102 b43_nphy_stay_in_carrier_search(dev
, true);
1104 if ((nphy
->bb_mult_save
& 0x80000000) == 0) {
1105 tmp
= b43_ntab_read(dev
, B43_NTAB16(15, 87));
1106 nphy
->bb_mult_save
= (tmp
& 0xFFFF) | 0x80000000;
1109 if (!dev
->phy
.is_40mhz
)
1113 b43_ntab_write(dev
, B43_NTAB16(15, 87), tmp
);
1115 if (nphy
->hang_avoid
)
1116 b43_nphy_stay_in_carrier_search(dev
, false);
1118 b43_phy_write(dev
, B43_NPHY_SAMP_DEPCNT
, (samps
- 1));
1120 if (loops
!= 0xFFFF)
1121 b43_phy_write(dev
, B43_NPHY_SAMP_LOOPCNT
, (loops
- 1));
1123 b43_phy_write(dev
, B43_NPHY_SAMP_LOOPCNT
, loops
);
1125 b43_phy_write(dev
, B43_NPHY_SAMP_WAITCNT
, wait
);
1127 seq_mode
= b43_phy_read(dev
, B43_NPHY_RFSEQMODE
);
1129 b43_phy_set(dev
, B43_NPHY_RFSEQMODE
, B43_NPHY_RFSEQMODE_CAOVER
);
1131 b43_phy_mask(dev
, B43_NPHY_IQLOCAL_CMDGCTL
, 0x7FFF);
1132 b43_phy_set(dev
, B43_NPHY_IQLOCAL_CMDGCTL
, 0x8000);
1135 b43_phy_write(dev
, B43_NPHY_SAMP_CMD
, 5);
1137 b43_phy_write(dev
, B43_NPHY_SAMP_CMD
, 1);
1139 for (i
= 0; i
< 100; i
++) {
1140 if (b43_phy_read(dev
, B43_NPHY_RFSEQST
) & 1) {
1147 b43err(dev
->wl
, "run samples timeout\n");
1149 b43_phy_write(dev
, B43_NPHY_RFSEQMODE
, seq_mode
);
1153 * Transmits a known value for LO calibration
1154 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
1156 static int b43_nphy_tx_tone(struct b43_wldev
*dev
, u32 freq
, u16 max_val
,
1157 bool iqmode
, bool dac_test
)
1159 u16 samp
= b43_nphy_gen_load_samples(dev
, freq
, max_val
, dac_test
);
1162 b43_nphy_run_samples(dev
, samp
, 0xFFFF, 0, iqmode
, dac_test
);
1166 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
1167 static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev
*dev
)
1169 struct b43_phy_n
*nphy
= dev
->phy
.n
;
1172 u32 cur_real
, cur_imag
, real_part
, imag_part
;
1176 if (nphy
->hang_avoid
)
1177 b43_nphy_stay_in_carrier_search(dev
, true);
1179 b43_ntab_read_bulk(dev
, B43_NTAB16(15, 80), 7, buffer
);
1181 for (i
= 0; i
< 2; i
++) {
1182 tmp
= ((buffer
[i
* 2] & 0x3FF) << 10) |
1183 (buffer
[i
* 2 + 1] & 0x3FF);
1184 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
,
1185 (((i
+ 26) << 10) | 320));
1186 for (j
= 0; j
< 128; j
++) {
1187 b43_phy_write(dev
, B43_NPHY_TABLE_DATAHI
,
1188 ((tmp
>> 16) & 0xFFFF));
1189 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
,
1194 for (i
= 0; i
< 2; i
++) {
1195 tmp
= buffer
[5 + i
];
1196 real_part
= (tmp
>> 8) & 0xFF;
1197 imag_part
= (tmp
& 0xFF);
1198 b43_phy_write(dev
, B43_NPHY_TABLE_ADDR
,
1199 (((i
+ 26) << 10) | 448));
1201 if (dev
->phy
.rev
>= 3) {
1202 cur_real
= real_part
;
1203 cur_imag
= imag_part
;
1204 tmp
= ((cur_real
& 0xFF) << 8) | (cur_imag
& 0xFF);
1207 for (j
= 0; j
< 128; j
++) {
1208 if (dev
->phy
.rev
< 3) {
1209 cur_real
= (real_part
* loscale
[j
] + 128) >> 8;
1210 cur_imag
= (imag_part
* loscale
[j
] + 128) >> 8;
1211 tmp
= ((cur_real
& 0xFF) << 8) |
1214 b43_phy_write(dev
, B43_NPHY_TABLE_DATAHI
,
1215 ((tmp
>> 16) & 0xFFFF));
1216 b43_phy_write(dev
, B43_NPHY_TABLE_DATALO
,
1221 if (dev
->phy
.rev
>= 3) {
1222 b43_shm_write16(dev
, B43_SHM_SHARED
,
1223 B43_SHM_SH_NPHY_TXPWR_INDX0
, 0xFFFF);
1224 b43_shm_write16(dev
, B43_SHM_SHARED
,
1225 B43_SHM_SH_NPHY_TXPWR_INDX1
, 0xFFFF);
1228 if (nphy
->hang_avoid
)
1229 b43_nphy_stay_in_carrier_search(dev
, false);
1232 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
1233 static void b43_nphy_set_rf_sequence(struct b43_wldev
*dev
, u8 cmd
,
1234 u8
*events
, u8
*delays
, u8 length
)
1236 struct b43_phy_n
*nphy
= dev
->phy
.n
;
1238 u8 end
= (dev
->phy
.rev
>= 3) ? 0x1F : 0x0F;
1239 u16 offset1
= cmd
<< 4;
1240 u16 offset2
= offset1
+ 0x80;
1242 if (nphy
->hang_avoid
)
1243 b43_nphy_stay_in_carrier_search(dev
, true);
1245 b43_ntab_write_bulk(dev
, B43_NTAB8(7, offset1
), length
, events
);
1246 b43_ntab_write_bulk(dev
, B43_NTAB8(7, offset2
), length
, delays
);
1248 for (i
= length
; i
< 16; i
++) {
1249 b43_ntab_write(dev
, B43_NTAB8(7, offset1
+ i
), end
);
1250 b43_ntab_write(dev
, B43_NTAB8(7, offset2
+ i
), 1);
1253 if (nphy
->hang_avoid
)
1254 b43_nphy_stay_in_carrier_search(dev
, false);
1257 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
1258 static void b43_nphy_force_rf_sequence(struct b43_wldev
*dev
,
1259 enum b43_nphy_rf_sequence seq
)
1261 static const u16 trigger
[] = {
1262 [B43_RFSEQ_RX2TX
] = B43_NPHY_RFSEQTR_RX2TX
,
1263 [B43_RFSEQ_TX2RX
] = B43_NPHY_RFSEQTR_TX2RX
,
1264 [B43_RFSEQ_RESET2RX
] = B43_NPHY_RFSEQTR_RST2RX
,
1265 [B43_RFSEQ_UPDATE_GAINH
] = B43_NPHY_RFSEQTR_UPGH
,
1266 [B43_RFSEQ_UPDATE_GAINL
] = B43_NPHY_RFSEQTR_UPGL
,
1267 [B43_RFSEQ_UPDATE_GAINU
] = B43_NPHY_RFSEQTR_UPGU
,
1270 u16 seq_mode
= b43_phy_read(dev
, B43_NPHY_RFSEQMODE
);
1272 B43_WARN_ON(seq
>= ARRAY_SIZE(trigger
));
1274 b43_phy_set(dev
, B43_NPHY_RFSEQMODE
,
1275 B43_NPHY_RFSEQMODE_CAOVER
| B43_NPHY_RFSEQMODE_TROVER
);
1276 b43_phy_set(dev
, B43_NPHY_RFSEQTR
, trigger
[seq
]);
1277 for (i
= 0; i
< 200; i
++) {
1278 if (!(b43_phy_read(dev
, B43_NPHY_RFSEQST
) & trigger
[seq
]))
1282 b43err(dev
->wl
, "RF sequence status timeout\n");
1284 b43_phy_write(dev
, B43_NPHY_RFSEQMODE
, seq_mode
);
1287 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
1288 static void b43_nphy_rf_control_override(struct b43_wldev
*dev
, u16 field
,
1289 u16 value
, u8 core
, bool off
)
1292 u8 index
= fls(field
);
1293 u8 addr
, en_addr
, val_addr
;
1294 /* we expect only one bit set */
1295 B43_WARN_ON(field
& (~(1 << (index
- 1))));
1297 if (dev
->phy
.rev
>= 3) {
1298 const struct nphy_rf_control_override_rev3
*rf_ctrl
;
1299 for (i
= 0; i
< 2; i
++) {
1300 if (index
== 0 || index
== 16) {
1302 "Unsupported RF Ctrl Override call\n");
1306 rf_ctrl
= &tbl_rf_control_override_rev3
[index
- 1];
1307 en_addr
= B43_PHY_N((i
== 0) ?
1308 rf_ctrl
->en_addr0
: rf_ctrl
->en_addr1
);
1309 val_addr
= B43_PHY_N((i
== 0) ?
1310 rf_ctrl
->val_addr0
: rf_ctrl
->val_addr1
);
1313 b43_phy_mask(dev
, en_addr
, ~(field
));
1314 b43_phy_mask(dev
, val_addr
,
1315 ~(rf_ctrl
->val_mask
));
1317 if (core
== 0 || ((1 << core
) & i
) != 0) {
1318 b43_phy_set(dev
, en_addr
, field
);
1319 b43_phy_maskset(dev
, val_addr
,
1320 ~(rf_ctrl
->val_mask
),
1321 (value
<< rf_ctrl
->val_shift
));
1326 const struct nphy_rf_control_override_rev2
*rf_ctrl
;
1328 b43_phy_mask(dev
, B43_NPHY_RFCTL_OVER
, ~(field
));
1331 b43_phy_set(dev
, B43_NPHY_RFCTL_OVER
, field
);
1334 for (i
= 0; i
< 2; i
++) {
1335 if (index
<= 1 || index
== 16) {
1337 "Unsupported RF Ctrl Override call\n");
1341 if (index
== 2 || index
== 10 ||
1342 (index
>= 13 && index
<= 15)) {
1346 rf_ctrl
= &tbl_rf_control_override_rev2
[index
- 2];
1347 addr
= B43_PHY_N((i
== 0) ?
1348 rf_ctrl
->addr0
: rf_ctrl
->addr1
);
1350 if ((core
& (1 << i
)) != 0)
1351 b43_phy_maskset(dev
, addr
, ~(rf_ctrl
->bmask
),
1352 (value
<< rf_ctrl
->shift
));
1354 b43_phy_set(dev
, B43_NPHY_RFCTL_OVER
, 0x1);
1355 b43_phy_set(dev
, B43_NPHY_RFCTL_CMD
,
1356 B43_NPHY_RFCTL_CMD_START
);
1358 b43_phy_mask(dev
, B43_NPHY_RFCTL_OVER
, 0xFFFE);
1363 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
1364 static void b43_nphy_rf_control_intc_override(struct b43_wldev
*dev
, u8 field
,
1370 B43_WARN_ON(dev
->phy
.rev
< 3);
1371 B43_WARN_ON(field
> 4);
1373 for (i
= 0; i
< 2; i
++) {
1374 if ((core
== 1 && i
== 1) || (core
== 2 && !i
))
1378 B43_NPHY_RFCTL_INTC1
: B43_NPHY_RFCTL_INTC2
;
1379 b43_phy_mask(dev
, reg
, 0xFBFF);
1383 b43_phy_write(dev
, reg
, 0);
1384 b43_nphy_force_rf_sequence(dev
, B43_RFSEQ_RESET2RX
);
1388 b43_phy_maskset(dev
, B43_NPHY_RFCTL_INTC1
,
1389 0xFC3F, (value
<< 6));
1390 b43_phy_maskset(dev
, B43_NPHY_TXF_40CO_B1S1
,
1392 b43_phy_set(dev
, B43_NPHY_RFCTL_CMD
,
1393 B43_NPHY_RFCTL_CMD_START
);
1394 for (j
= 0; j
< 100; j
++) {
1395 if (b43_phy_read(dev
, B43_NPHY_RFCTL_CMD
) & B43_NPHY_RFCTL_CMD_START
) {
1403 "intc override timeout\n");
1404 b43_phy_mask(dev
, B43_NPHY_TXF_40CO_B1S1
,
1407 b43_phy_maskset(dev
, B43_NPHY_RFCTL_INTC2
,
1408 0xFC3F, (value
<< 6));
1409 b43_phy_maskset(dev
, B43_NPHY_RFCTL_OVER
,
1411 b43_phy_set(dev
, B43_NPHY_RFCTL_CMD
,
1412 B43_NPHY_RFCTL_CMD_RXTX
);
1413 for (j
= 0; j
< 100; j
++) {
1414 if (b43_phy_read(dev
, B43_NPHY_RFCTL_CMD
) & B43_NPHY_RFCTL_CMD_RXTX
) {
1422 "intc override timeout\n");
1423 b43_phy_mask(dev
, B43_NPHY_RFCTL_OVER
,
1428 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_5GHZ
) {
1435 b43_phy_maskset(dev
, reg
, ~tmp
, val
);
1438 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_5GHZ
) {
1445 b43_phy_maskset(dev
, reg
, ~tmp
, val
);
1448 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_5GHZ
) {
1455 b43_phy_maskset(dev
, reg
, ~tmp
, val
);
1461 static void b43_nphy_bphy_init(struct b43_wldev
*dev
)
1467 for (i
= 0; i
< 14; i
++) {
1468 b43_phy_write(dev
, B43_PHY_N_BMODE(0x88 + i
), val
);
1472 for (i
= 0; i
< 16; i
++) {
1473 b43_phy_write(dev
, B43_PHY_N_BMODE(0x97 + i
), val
);
1476 b43_phy_write(dev
, B43_PHY_N_BMODE(0x38), 0x668);
1479 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
1480 static void b43_nphy_scale_offset_rssi(struct b43_wldev
*dev
, u16 scale
,
1481 s8 offset
, u8 core
, u8 rail
, u8 type
)
1484 bool core1or5
= (core
== 1) || (core
== 5);
1485 bool core2or5
= (core
== 2) || (core
== 5);
1487 offset
= clamp_val(offset
, -32, 31);
1488 tmp
= ((scale
& 0x3F) << 8) | (offset
& 0x3F);
1490 if (core1or5
&& (rail
== 0) && (type
== 2))
1491 b43_phy_write(dev
, B43_NPHY_RSSIMC_0I_RSSI_Z
, tmp
);
1492 if (core1or5
&& (rail
== 1) && (type
== 2))
1493 b43_phy_write(dev
, B43_NPHY_RSSIMC_0Q_RSSI_Z
, tmp
);
1494 if (core2or5
&& (rail
== 0) && (type
== 2))
1495 b43_phy_write(dev
, B43_NPHY_RSSIMC_1I_RSSI_Z
, tmp
);
1496 if (core2or5
&& (rail
== 1) && (type
== 2))
1497 b43_phy_write(dev
, B43_NPHY_RSSIMC_1Q_RSSI_Z
, tmp
);
1498 if (core1or5
&& (rail
== 0) && (type
== 0))
1499 b43_phy_write(dev
, B43_NPHY_RSSIMC_0I_RSSI_X
, tmp
);
1500 if (core1or5
&& (rail
== 1) && (type
== 0))
1501 b43_phy_write(dev
, B43_NPHY_RSSIMC_0Q_RSSI_X
, tmp
);
1502 if (core2or5
&& (rail
== 0) && (type
== 0))
1503 b43_phy_write(dev
, B43_NPHY_RSSIMC_1I_RSSI_X
, tmp
);
1504 if (core2or5
&& (rail
== 1) && (type
== 0))
1505 b43_phy_write(dev
, B43_NPHY_RSSIMC_1Q_RSSI_X
, tmp
);
1506 if (core1or5
&& (rail
== 0) && (type
== 1))
1507 b43_phy_write(dev
, B43_NPHY_RSSIMC_0I_RSSI_Y
, tmp
);
1508 if (core1or5
&& (rail
== 1) && (type
== 1))
1509 b43_phy_write(dev
, B43_NPHY_RSSIMC_0Q_RSSI_Y
, tmp
);
1510 if (core2or5
&& (rail
== 0) && (type
== 1))
1511 b43_phy_write(dev
, B43_NPHY_RSSIMC_1I_RSSI_Y
, tmp
);
1512 if (core2or5
&& (rail
== 1) && (type
== 1))
1513 b43_phy_write(dev
, B43_NPHY_RSSIMC_1Q_RSSI_Y
, tmp
);
1514 if (core1or5
&& (rail
== 0) && (type
== 6))
1515 b43_phy_write(dev
, B43_NPHY_RSSIMC_0I_TBD
, tmp
);
1516 if (core1or5
&& (rail
== 1) && (type
== 6))
1517 b43_phy_write(dev
, B43_NPHY_RSSIMC_0Q_TBD
, tmp
);
1518 if (core2or5
&& (rail
== 0) && (type
== 6))
1519 b43_phy_write(dev
, B43_NPHY_RSSIMC_1I_TBD
, tmp
);
1520 if (core2or5
&& (rail
== 1) && (type
== 6))
1521 b43_phy_write(dev
, B43_NPHY_RSSIMC_1Q_TBD
, tmp
);
1522 if (core1or5
&& (rail
== 0) && (type
== 3))
1523 b43_phy_write(dev
, B43_NPHY_RSSIMC_0I_PWRDET
, tmp
);
1524 if (core1or5
&& (rail
== 1) && (type
== 3))
1525 b43_phy_write(dev
, B43_NPHY_RSSIMC_0Q_PWRDET
, tmp
);
1526 if (core2or5
&& (rail
== 0) && (type
== 3))
1527 b43_phy_write(dev
, B43_NPHY_RSSIMC_1I_PWRDET
, tmp
);
1528 if (core2or5
&& (rail
== 1) && (type
== 3))
1529 b43_phy_write(dev
, B43_NPHY_RSSIMC_1Q_PWRDET
, tmp
);
1530 if (core1or5
&& (type
== 4))
1531 b43_phy_write(dev
, B43_NPHY_RSSIMC_0I_TSSI
, tmp
);
1532 if (core2or5
&& (type
== 4))
1533 b43_phy_write(dev
, B43_NPHY_RSSIMC_1I_TSSI
, tmp
);
1534 if (core1or5
&& (type
== 5))
1535 b43_phy_write(dev
, B43_NPHY_RSSIMC_0Q_TSSI
, tmp
);
1536 if (core2or5
&& (type
== 5))
1537 b43_phy_write(dev
, B43_NPHY_RSSIMC_1Q_TSSI
, tmp
);
1540 static void b43_nphy_rev2_rssi_select(struct b43_wldev
*dev
, u8 code
, u8 type
)
1553 val
= (val
<< 12) | (val
<< 14);
1554 b43_phy_maskset(dev
, B43_NPHY_AFECTL_C1
, 0x0FFF, val
);
1555 b43_phy_maskset(dev
, B43_NPHY_AFECTL_C2
, 0x0FFF, val
);
1558 b43_phy_maskset(dev
, B43_NPHY_RFCTL_RSSIO1
, 0xFFCF,
1560 b43_phy_maskset(dev
, B43_NPHY_RFCTL_RSSIO2
, 0xFFCF,
1564 /* TODO use some definitions */
1566 b43_phy_maskset(dev
, B43_NPHY_AFECTL_OVER
, 0xCFFF, 0);
1568 b43_phy_maskset(dev
, B43_NPHY_RFCTL_CMD
, 0xFEC7, 0);
1569 b43_phy_maskset(dev
, B43_NPHY_RFCTL_OVER
, 0xEFDC, 0);
1570 b43_phy_maskset(dev
, B43_NPHY_RFCTL_CMD
, 0xFFFE, 0);
1572 b43_phy_maskset(dev
, B43_NPHY_RFCTL_OVER
, 0xFFFE, 0);
1575 b43_phy_maskset(dev
, B43_NPHY_AFECTL_OVER
, 0xCFFF,
1578 b43_phy_maskset(dev
, B43_NPHY_RFCTL_CMD
,
1580 b43_phy_maskset(dev
, B43_NPHY_RFCTL_OVER
,
1581 0xEFDC, (code
<< 1 | 0x1021));
1582 b43_phy_maskset(dev
, B43_NPHY_RFCTL_CMD
, 0xFFFE, 0x1);
1584 b43_phy_maskset(dev
, B43_NPHY_RFCTL_OVER
, 0xFFFE, 0);
1589 static void b43_nphy_rev3_rssi_select(struct b43_wldev
*dev
, u8 code
, u8 type
)
1591 struct b43_phy_n
*nphy
= dev
->phy
.n
;
1596 b43_phy_mask(dev
, B43_NPHY_AFECTL_OVER1
, 0xFDFF);
1597 b43_phy_mask(dev
, B43_NPHY_AFECTL_OVER
, 0xFDFF);
1598 b43_phy_mask(dev
, B43_NPHY_AFECTL_C1
, 0xFCFF);
1599 b43_phy_mask(dev
, B43_NPHY_AFECTL_C2
, 0xFCFF);
1600 b43_phy_mask(dev
, B43_NPHY_TXF_40CO_B1S0
, 0xFFDF);
1601 b43_phy_mask(dev
, B43_NPHY_TXF_40CO_B32S1
, 0xFFDF);
1602 b43_phy_mask(dev
, B43_NPHY_RFCTL_LUT_TRSW_UP1
, 0xFFC3);
1603 b43_phy_mask(dev
, B43_NPHY_RFCTL_LUT_TRSW_UP2
, 0xFFC3);
1605 for (i
= 0; i
< 2; i
++) {
1606 if ((code
== 1 && i
== 1) || (code
== 2 && !i
))
1610 B43_NPHY_AFECTL_OVER1
: B43_NPHY_AFECTL_OVER
;
1611 b43_phy_maskset(dev
, reg
, 0xFDFF, 0x0200);
1615 B43_NPHY_AFECTL_C1
:
1617 b43_phy_maskset(dev
, reg
, 0xFCFF, 0);
1620 B43_NPHY_RFCTL_LUT_TRSW_UP1
:
1621 B43_NPHY_RFCTL_LUT_TRSW_UP2
;
1622 b43_phy_maskset(dev
, reg
, 0xFFC3, 0);
1625 val
= (b43_current_band(dev
->wl
) == IEEE80211_BAND_5GHZ
) ? 4 : 8;
1630 b43_phy_set(dev
, reg
, val
);
1633 B43_NPHY_TXF_40CO_B1S0
:
1634 B43_NPHY_TXF_40CO_B32S1
;
1635 b43_phy_set(dev
, reg
, 0x0020);
1645 B43_NPHY_AFECTL_C1
:
1648 b43_phy_maskset(dev
, reg
, 0xFCFF, val
);
1649 b43_phy_maskset(dev
, reg
, 0xF3FF, val
<< 2);
1651 if (type
!= 3 && type
!= 6) {
1652 enum ieee80211_band band
=
1653 b43_current_band(dev
->wl
);
1655 if ((nphy
->ipa2g_on
&&
1656 band
== IEEE80211_BAND_2GHZ
) ||
1658 band
== IEEE80211_BAND_5GHZ
))
1659 val
= (band
== IEEE80211_BAND_5GHZ
) ? 0xC : 0xE;
1662 reg
= (i
== 0) ? 0x2000 : 0x3000;
1663 reg
|= B2055_PADDRV
;
1664 b43_radio_write16(dev
, reg
, val
);
1667 B43_NPHY_AFECTL_OVER1
:
1668 B43_NPHY_AFECTL_OVER
;
1669 b43_phy_set(dev
, reg
, 0x0200);
1676 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
1677 static void b43_nphy_rssi_select(struct b43_wldev
*dev
, u8 code
, u8 type
)
1679 if (dev
->phy
.rev
>= 3)
1680 b43_nphy_rev3_rssi_select(dev
, code
, type
);
1682 b43_nphy_rev2_rssi_select(dev
, code
, type
);
1685 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
1686 static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev
*dev
, u8 type
, u8
*buf
)
1689 for (i
= 0; i
< 2; i
++) {
1692 b43_radio_maskset(dev
, B2055_C1_B0NB_RSSIVCM
,
1694 b43_radio_maskset(dev
, B2055_C1_RX_BB_RSSICTL5
,
1697 b43_radio_maskset(dev
, B2055_C2_B0NB_RSSIVCM
,
1699 b43_radio_maskset(dev
, B2055_C2_RX_BB_RSSICTL5
,
1700 0xFC, buf
[2 * i
+ 1]);
1704 b43_radio_maskset(dev
, B2055_C1_RX_BB_RSSICTL5
,
1707 b43_radio_maskset(dev
, B2055_C2_RX_BB_RSSICTL5
,
1708 0xF3, buf
[2 * i
+ 1] << 2);
1713 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
1714 static int b43_nphy_poll_rssi(struct b43_wldev
*dev
, u8 type
, s32
*buf
,
1719 u16 save_regs_phy
[9];
1722 if (dev
->phy
.rev
>= 3) {
1723 save_regs_phy
[0] = b43_phy_read(dev
,
1724 B43_NPHY_RFCTL_LUT_TRSW_UP1
);
1725 save_regs_phy
[1] = b43_phy_read(dev
,
1726 B43_NPHY_RFCTL_LUT_TRSW_UP2
);
1727 save_regs_phy
[2] = b43_phy_read(dev
, B43_NPHY_AFECTL_C1
);
1728 save_regs_phy
[3] = b43_phy_read(dev
, B43_NPHY_AFECTL_C2
);
1729 save_regs_phy
[4] = b43_phy_read(dev
, B43_NPHY_AFECTL_OVER1
);
1730 save_regs_phy
[5] = b43_phy_read(dev
, B43_NPHY_AFECTL_OVER
);
1731 save_regs_phy
[6] = b43_phy_read(dev
, B43_NPHY_TXF_40CO_B1S0
);
1732 save_regs_phy
[7] = b43_phy_read(dev
, B43_NPHY_TXF_40CO_B32S1
);
1735 b43_nphy_rssi_select(dev
, 5, type
);
1737 if (dev
->phy
.rev
< 2) {
1738 save_regs_phy
[8] = b43_phy_read(dev
, B43_NPHY_GPIO_SEL
);
1739 b43_phy_write(dev
, B43_NPHY_GPIO_SEL
, 5);
1742 for (i
= 0; i
< 4; i
++)
1745 for (i
= 0; i
< nsamp
; i
++) {
1746 if (dev
->phy
.rev
< 2) {
1747 s
[0] = b43_phy_read(dev
, B43_NPHY_GPIO_LOOUT
);
1748 s
[1] = b43_phy_read(dev
, B43_NPHY_GPIO_HIOUT
);
1750 s
[0] = b43_phy_read(dev
, B43_NPHY_RSSI1
);
1751 s
[1] = b43_phy_read(dev
, B43_NPHY_RSSI2
);
1754 buf
[0] += ((s8
)((s
[0] & 0x3F) << 2)) >> 2;
1755 buf
[1] += ((s8
)(((s
[0] >> 8) & 0x3F) << 2)) >> 2;
1756 buf
[2] += ((s8
)((s
[1] & 0x3F) << 2)) >> 2;
1757 buf
[3] += ((s8
)(((s
[1] >> 8) & 0x3F) << 2)) >> 2;
1759 out
= (buf
[0] & 0xFF) << 24 | (buf
[1] & 0xFF) << 16 |
1760 (buf
[2] & 0xFF) << 8 | (buf
[3] & 0xFF);
1762 if (dev
->phy
.rev
< 2)
1763 b43_phy_write(dev
, B43_NPHY_GPIO_SEL
, save_regs_phy
[8]);
1765 if (dev
->phy
.rev
>= 3) {
1766 b43_phy_write(dev
, B43_NPHY_RFCTL_LUT_TRSW_UP1
,
1768 b43_phy_write(dev
, B43_NPHY_RFCTL_LUT_TRSW_UP2
,
1770 b43_phy_write(dev
, B43_NPHY_AFECTL_C1
, save_regs_phy
[2]);
1771 b43_phy_write(dev
, B43_NPHY_AFECTL_C2
, save_regs_phy
[3]);
1772 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER1
, save_regs_phy
[4]);
1773 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER
, save_regs_phy
[5]);
1774 b43_phy_write(dev
, B43_NPHY_TXF_40CO_B1S0
, save_regs_phy
[6]);
1775 b43_phy_write(dev
, B43_NPHY_TXF_40CO_B32S1
, save_regs_phy
[7]);
1781 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
1782 static void b43_nphy_rev2_rssi_cal(struct b43_wldev
*dev
, u8 type
)
1787 u16
class, override
;
1788 u8 regs_save_radio
[2];
1789 u16 regs_save_phy
[2];
1793 u16 clip_off
[2] = { 0xFFFF, 0xFFFF };
1794 s32 results_min
[4] = { };
1795 u8 vcm_final
[4] = { };
1796 s32 results
[4][4] = { };
1797 s32 miniq
[4][2] = { };
1802 } else if (type
< 2) {
1810 class = b43_nphy_classifier(dev
, 0, 0);
1811 b43_nphy_classifier(dev
, 7, 4);
1812 b43_nphy_read_clip_detection(dev
, clip_state
);
1813 b43_nphy_write_clip_detection(dev
, clip_off
);
1815 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_5GHZ
)
1820 regs_save_phy
[0] = b43_phy_read(dev
, B43_NPHY_RFCTL_INTC1
);
1821 regs_save_radio
[0] = b43_radio_read16(dev
, B2055_C1_PD_RXTX
);
1822 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC1
, override
);
1823 b43_radio_write16(dev
, B2055_C1_PD_RXTX
, val
);
1825 regs_save_phy
[1] = b43_phy_read(dev
, B43_NPHY_RFCTL_INTC2
);
1826 regs_save_radio
[1] = b43_radio_read16(dev
, B2055_C2_PD_RXTX
);
1827 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC2
, override
);
1828 b43_radio_write16(dev
, B2055_C2_PD_RXTX
, val
);
1830 state
[0] = b43_radio_read16(dev
, B2055_C1_PD_RSSIMISC
) & 0x07;
1831 state
[1] = b43_radio_read16(dev
, B2055_C2_PD_RSSIMISC
) & 0x07;
1832 b43_radio_mask(dev
, B2055_C1_PD_RSSIMISC
, 0xF8);
1833 b43_radio_mask(dev
, B2055_C2_PD_RSSIMISC
, 0xF8);
1834 state
[2] = b43_radio_read16(dev
, B2055_C1_SP_RSSI
) & 0x07;
1835 state
[3] = b43_radio_read16(dev
, B2055_C2_SP_RSSI
) & 0x07;
1837 b43_nphy_rssi_select(dev
, 5, type
);
1838 b43_nphy_scale_offset_rssi(dev
, 0, 0, 5, 0, type
);
1839 b43_nphy_scale_offset_rssi(dev
, 0, 0, 5, 1, type
);
1841 for (i
= 0; i
< 4; i
++) {
1843 for (j
= 0; j
< 4; j
++)
1846 b43_nphy_set_rssi_2055_vcm(dev
, type
, tmp
);
1847 b43_nphy_poll_rssi(dev
, type
, results
[i
], 8);
1849 for (j
= 0; j
< 2; j
++)
1850 miniq
[i
][j
] = min(results
[i
][2 * j
],
1851 results
[i
][2 * j
+ 1]);
1854 for (i
= 0; i
< 4; i
++) {
1859 for (j
= 0; j
< 4; j
++) {
1861 curr
= abs(results
[j
][i
]);
1863 curr
= abs(miniq
[j
][i
/ 2] - code
* 8);
1870 if (results
[j
][i
] < minpoll
)
1871 minpoll
= results
[j
][i
];
1873 results_min
[i
] = minpoll
;
1874 vcm_final
[i
] = minvcm
;
1878 b43_nphy_set_rssi_2055_vcm(dev
, type
, vcm_final
);
1880 for (i
= 0; i
< 4; i
++) {
1881 offset
[i
] = (code
* 8) - results
[vcm_final
[i
]][i
];
1884 offset
[i
] = -((abs(offset
[i
]) + 4) / 8);
1886 offset
[i
] = (offset
[i
] + 4) / 8;
1888 if (results_min
[i
] == 248)
1889 offset
[i
] = code
- 32;
1892 b43_nphy_scale_offset_rssi(dev
, 0, offset
[i
], 1, 0,
1895 b43_nphy_scale_offset_rssi(dev
, 0, offset
[i
], 2, 1,
1899 b43_radio_maskset(dev
, B2055_C1_PD_RSSIMISC
, 0xF8, state
[0]);
1900 b43_radio_maskset(dev
, B2055_C1_PD_RSSIMISC
, 0xF8, state
[1]);
1904 b43_nphy_rssi_select(dev
, 1, 2);
1907 b43_nphy_rssi_select(dev
, 1, 0);
1910 b43_nphy_rssi_select(dev
, 1, 1);
1913 b43_nphy_rssi_select(dev
, 1, 1);
1919 b43_nphy_rssi_select(dev
, 2, 2);
1922 b43_nphy_rssi_select(dev
, 2, 0);
1925 b43_nphy_rssi_select(dev
, 2, 1);
1929 b43_nphy_rssi_select(dev
, 0, type
);
1931 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC1
, regs_save_phy
[0]);
1932 b43_radio_write16(dev
, B2055_C1_PD_RXTX
, regs_save_radio
[0]);
1933 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC2
, regs_save_phy
[1]);
1934 b43_radio_write16(dev
, B2055_C2_PD_RXTX
, regs_save_radio
[1]);
1936 b43_nphy_classifier(dev
, 7, class);
1937 b43_nphy_write_clip_detection(dev
, clip_state
);
1940 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
1941 static void b43_nphy_rev3_rssi_cal(struct b43_wldev
*dev
)
1948 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
1950 static void b43_nphy_rssi_cal(struct b43_wldev
*dev
)
1952 if (dev
->phy
.rev
>= 3) {
1953 b43_nphy_rev3_rssi_cal(dev
);
1955 b43_nphy_rev2_rssi_cal(dev
, 2);
1956 b43_nphy_rev2_rssi_cal(dev
, 0);
1957 b43_nphy_rev2_rssi_cal(dev
, 1);
1962 * Restore RSSI Calibration
1963 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
1965 static void b43_nphy_restore_rssi_cal(struct b43_wldev
*dev
)
1967 struct b43_phy_n
*nphy
= dev
->phy
.n
;
1969 u16
*rssical_radio_regs
= NULL
;
1970 u16
*rssical_phy_regs
= NULL
;
1972 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
) {
1973 if (!nphy
->rssical_chanspec_2G
)
1975 rssical_radio_regs
= nphy
->rssical_cache
.rssical_radio_regs_2G
;
1976 rssical_phy_regs
= nphy
->rssical_cache
.rssical_phy_regs_2G
;
1978 if (!nphy
->rssical_chanspec_5G
)
1980 rssical_radio_regs
= nphy
->rssical_cache
.rssical_radio_regs_5G
;
1981 rssical_phy_regs
= nphy
->rssical_cache
.rssical_phy_regs_5G
;
1984 /* TODO use some definitions */
1985 b43_radio_maskset(dev
, 0x602B, 0xE3, rssical_radio_regs
[0]);
1986 b43_radio_maskset(dev
, 0x702B, 0xE3, rssical_radio_regs
[1]);
1988 b43_phy_write(dev
, B43_NPHY_RSSIMC_0I_RSSI_Z
, rssical_phy_regs
[0]);
1989 b43_phy_write(dev
, B43_NPHY_RSSIMC_0Q_RSSI_Z
, rssical_phy_regs
[1]);
1990 b43_phy_write(dev
, B43_NPHY_RSSIMC_1I_RSSI_Z
, rssical_phy_regs
[2]);
1991 b43_phy_write(dev
, B43_NPHY_RSSIMC_1Q_RSSI_Z
, rssical_phy_regs
[3]);
1993 b43_phy_write(dev
, B43_NPHY_RSSIMC_0I_RSSI_X
, rssical_phy_regs
[4]);
1994 b43_phy_write(dev
, B43_NPHY_RSSIMC_0Q_RSSI_X
, rssical_phy_regs
[5]);
1995 b43_phy_write(dev
, B43_NPHY_RSSIMC_1I_RSSI_X
, rssical_phy_regs
[6]);
1996 b43_phy_write(dev
, B43_NPHY_RSSIMC_1Q_RSSI_X
, rssical_phy_regs
[7]);
1998 b43_phy_write(dev
, B43_NPHY_RSSIMC_0I_RSSI_Y
, rssical_phy_regs
[8]);
1999 b43_phy_write(dev
, B43_NPHY_RSSIMC_0Q_RSSI_Y
, rssical_phy_regs
[9]);
2000 b43_phy_write(dev
, B43_NPHY_RSSIMC_1I_RSSI_Y
, rssical_phy_regs
[10]);
2001 b43_phy_write(dev
, B43_NPHY_RSSIMC_1Q_RSSI_Y
, rssical_phy_regs
[11]);
2004 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
2005 static const u32
*b43_nphy_get_ipa_gain_table(struct b43_wldev
*dev
)
2007 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
) {
2008 if (dev
->phy
.rev
>= 6) {
2009 /* TODO If the chip is 47162
2010 return txpwrctrl_tx_gain_ipa_rev5 */
2011 return txpwrctrl_tx_gain_ipa_rev6
;
2012 } else if (dev
->phy
.rev
>= 5) {
2013 return txpwrctrl_tx_gain_ipa_rev5
;
2015 return txpwrctrl_tx_gain_ipa
;
2018 return txpwrctrl_tx_gain_ipa_5g
;
2022 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
2023 static void b43_nphy_tx_cal_radio_setup(struct b43_wldev
*dev
)
2025 struct b43_phy_n
*nphy
= dev
->phy
.n
;
2026 u16
*save
= nphy
->tx_rx_cal_radio_saveregs
;
2030 if (dev
->phy
.rev
>= 3) {
2031 for (i
= 0; i
< 2; i
++) {
2032 tmp
= (i
== 0) ? 0x2000 : 0x3000;
2035 save
[offset
+ 0] = b43_radio_read16(dev
, B2055_CAL_RVARCTL
);
2036 save
[offset
+ 1] = b43_radio_read16(dev
, B2055_CAL_LPOCTL
);
2037 save
[offset
+ 2] = b43_radio_read16(dev
, B2055_CAL_TS
);
2038 save
[offset
+ 3] = b43_radio_read16(dev
, B2055_CAL_RCCALRTS
);
2039 save
[offset
+ 4] = b43_radio_read16(dev
, B2055_CAL_RCALRTS
);
2040 save
[offset
+ 5] = b43_radio_read16(dev
, B2055_PADDRV
);
2041 save
[offset
+ 6] = b43_radio_read16(dev
, B2055_XOCTL1
);
2042 save
[offset
+ 7] = b43_radio_read16(dev
, B2055_XOCTL2
);
2043 save
[offset
+ 8] = b43_radio_read16(dev
, B2055_XOREGUL
);
2044 save
[offset
+ 9] = b43_radio_read16(dev
, B2055_XOMISC
);
2045 save
[offset
+ 10] = b43_radio_read16(dev
, B2055_PLL_LFC1
);
2047 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_5GHZ
) {
2048 b43_radio_write16(dev
, tmp
| B2055_CAL_RVARCTL
, 0x0A);
2049 b43_radio_write16(dev
, tmp
| B2055_CAL_LPOCTL
, 0x40);
2050 b43_radio_write16(dev
, tmp
| B2055_CAL_TS
, 0x55);
2051 b43_radio_write16(dev
, tmp
| B2055_CAL_RCCALRTS
, 0);
2052 b43_radio_write16(dev
, tmp
| B2055_CAL_RCALRTS
, 0);
2053 if (nphy
->ipa5g_on
) {
2054 b43_radio_write16(dev
, tmp
| B2055_PADDRV
, 4);
2055 b43_radio_write16(dev
, tmp
| B2055_XOCTL1
, 1);
2057 b43_radio_write16(dev
, tmp
| B2055_PADDRV
, 0);
2058 b43_radio_write16(dev
, tmp
| B2055_XOCTL1
, 0x2F);
2060 b43_radio_write16(dev
, tmp
| B2055_XOCTL2
, 0);
2062 b43_radio_write16(dev
, tmp
| B2055_CAL_RVARCTL
, 0x06);
2063 b43_radio_write16(dev
, tmp
| B2055_CAL_LPOCTL
, 0x40);
2064 b43_radio_write16(dev
, tmp
| B2055_CAL_TS
, 0x55);
2065 b43_radio_write16(dev
, tmp
| B2055_CAL_RCCALRTS
, 0);
2066 b43_radio_write16(dev
, tmp
| B2055_CAL_RCALRTS
, 0);
2067 b43_radio_write16(dev
, tmp
| B2055_XOCTL1
, 0);
2068 if (nphy
->ipa2g_on
) {
2069 b43_radio_write16(dev
, tmp
| B2055_PADDRV
, 6);
2070 b43_radio_write16(dev
, tmp
| B2055_XOCTL2
,
2071 (dev
->phy
.rev
< 5) ? 0x11 : 0x01);
2073 b43_radio_write16(dev
, tmp
| B2055_PADDRV
, 0);
2074 b43_radio_write16(dev
, tmp
| B2055_XOCTL2
, 0);
2077 b43_radio_write16(dev
, tmp
| B2055_XOREGUL
, 0);
2078 b43_radio_write16(dev
, tmp
| B2055_XOMISC
, 0);
2079 b43_radio_write16(dev
, tmp
| B2055_PLL_LFC1
, 0);
2082 save
[0] = b43_radio_read16(dev
, B2055_C1_TX_RF_IQCAL1
);
2083 b43_radio_write16(dev
, B2055_C1_TX_RF_IQCAL1
, 0x29);
2085 save
[1] = b43_radio_read16(dev
, B2055_C1_TX_RF_IQCAL2
);
2086 b43_radio_write16(dev
, B2055_C1_TX_RF_IQCAL2
, 0x54);
2088 save
[2] = b43_radio_read16(dev
, B2055_C2_TX_RF_IQCAL1
);
2089 b43_radio_write16(dev
, B2055_C2_TX_RF_IQCAL1
, 0x29);
2091 save
[3] = b43_radio_read16(dev
, B2055_C2_TX_RF_IQCAL2
);
2092 b43_radio_write16(dev
, B2055_C2_TX_RF_IQCAL2
, 0x54);
2094 save
[3] = b43_radio_read16(dev
, B2055_C1_PWRDET_RXTX
);
2095 save
[4] = b43_radio_read16(dev
, B2055_C2_PWRDET_RXTX
);
2097 if (!(b43_phy_read(dev
, B43_NPHY_BANDCTL
) &
2098 B43_NPHY_BANDCTL_5GHZ
)) {
2099 b43_radio_write16(dev
, B2055_C1_PWRDET_RXTX
, 0x04);
2100 b43_radio_write16(dev
, B2055_C2_PWRDET_RXTX
, 0x04);
2102 b43_radio_write16(dev
, B2055_C1_PWRDET_RXTX
, 0x20);
2103 b43_radio_write16(dev
, B2055_C2_PWRDET_RXTX
, 0x20);
2106 if (dev
->phy
.rev
< 2) {
2107 b43_radio_set(dev
, B2055_C1_TX_BB_MXGM
, 0x20);
2108 b43_radio_set(dev
, B2055_C2_TX_BB_MXGM
, 0x20);
2110 b43_radio_mask(dev
, B2055_C1_TX_BB_MXGM
, ~0x20);
2111 b43_radio_mask(dev
, B2055_C2_TX_BB_MXGM
, ~0x20);
2116 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
2117 static void b43_nphy_iq_cal_gain_params(struct b43_wldev
*dev
, u16 core
,
2118 struct nphy_txgains target
,
2119 struct nphy_iqcal_params
*params
)
2124 if (dev
->phy
.rev
>= 3) {
2125 params
->txgm
= target
.txgm
[core
];
2126 params
->pga
= target
.pga
[core
];
2127 params
->pad
= target
.pad
[core
];
2128 params
->ipa
= target
.ipa
[core
];
2129 params
->cal_gain
= (params
->txgm
<< 12) | (params
->pga
<< 8) |
2130 (params
->pad
<< 4) | (params
->ipa
);
2131 for (j
= 0; j
< 5; j
++)
2132 params
->ncorr
[j
] = 0x79;
2134 gain
= (target
.pad
[core
]) | (target
.pga
[core
] << 4) |
2135 (target
.txgm
[core
] << 8);
2137 indx
= (b43_current_band(dev
->wl
) == IEEE80211_BAND_5GHZ
) ?
2139 for (i
= 0; i
< 9; i
++)
2140 if (tbl_iqcal_gainparams
[indx
][i
][0] == gain
)
2144 params
->txgm
= tbl_iqcal_gainparams
[indx
][i
][1];
2145 params
->pga
= tbl_iqcal_gainparams
[indx
][i
][2];
2146 params
->pad
= tbl_iqcal_gainparams
[indx
][i
][3];
2147 params
->cal_gain
= (params
->txgm
<< 7) | (params
->pga
<< 4) |
2149 for (j
= 0; j
< 4; j
++)
2150 params
->ncorr
[j
] = tbl_iqcal_gainparams
[indx
][i
][4 + j
];
2154 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
2155 static void b43_nphy_update_tx_cal_ladder(struct b43_wldev
*dev
, u16 core
)
2157 struct b43_phy_n
*nphy
= dev
->phy
.n
;
2161 u16 tmp
= nphy
->txcal_bbmult
;
2166 for (i
= 0; i
< 18; i
++) {
2167 scale
= (ladder_lo
[i
].percent
* tmp
) / 100;
2168 entry
= ((scale
& 0xFF) << 8) | ladder_lo
[i
].g_env
;
2169 b43_ntab_write(dev
, B43_NTAB16(15, i
), entry
);
2171 scale
= (ladder_iq
[i
].percent
* tmp
) / 100;
2172 entry
= ((scale
& 0xFF) << 8) | ladder_iq
[i
].g_env
;
2173 b43_ntab_write(dev
, B43_NTAB16(15, i
+ 32), entry
);
2177 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
2178 static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev
*dev
)
2181 for (i
= 0; i
< 15; i
++)
2182 b43_phy_write(dev
, B43_PHY_N(0x2C5 + i
),
2183 tbl_tx_filter_coef_rev4
[2][i
]);
2186 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
2187 static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev
*dev
)
2190 /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
2191 u16 offset
[] = { 0x186, 0x195, 0x2C5 };
2193 for (i
= 0; i
< 3; i
++)
2194 for (j
= 0; j
< 15; j
++)
2195 b43_phy_write(dev
, B43_PHY_N(offset
[i
] + j
),
2196 tbl_tx_filter_coef_rev4
[i
][j
]);
2198 if (dev
->phy
.is_40mhz
) {
2199 for (j
= 0; j
< 15; j
++)
2200 b43_phy_write(dev
, B43_PHY_N(offset
[0] + j
),
2201 tbl_tx_filter_coef_rev4
[3][j
]);
2202 } else if (b43_current_band(dev
->wl
) == IEEE80211_BAND_5GHZ
) {
2203 for (j
= 0; j
< 15; j
++)
2204 b43_phy_write(dev
, B43_PHY_N(offset
[0] + j
),
2205 tbl_tx_filter_coef_rev4
[5][j
]);
2208 if (dev
->phy
.channel
== 14)
2209 for (j
= 0; j
< 15; j
++)
2210 b43_phy_write(dev
, B43_PHY_N(offset
[0] + j
),
2211 tbl_tx_filter_coef_rev4
[6][j
]);
2214 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
2215 static struct nphy_txgains
b43_nphy_get_tx_gains(struct b43_wldev
*dev
)
2217 struct b43_phy_n
*nphy
= dev
->phy
.n
;
2220 struct nphy_txgains target
;
2221 const u32
*table
= NULL
;
2223 if (nphy
->txpwrctrl
== 0) {
2226 if (nphy
->hang_avoid
)
2227 b43_nphy_stay_in_carrier_search(dev
, true);
2228 b43_ntab_read_bulk(dev
, B43_NTAB16(7, 0x110), 2, curr_gain
);
2229 if (nphy
->hang_avoid
)
2230 b43_nphy_stay_in_carrier_search(dev
, false);
2232 for (i
= 0; i
< 2; ++i
) {
2233 if (dev
->phy
.rev
>= 3) {
2234 target
.ipa
[i
] = curr_gain
[i
] & 0x000F;
2235 target
.pad
[i
] = (curr_gain
[i
] & 0x00F0) >> 4;
2236 target
.pga
[i
] = (curr_gain
[i
] & 0x0F00) >> 8;
2237 target
.txgm
[i
] = (curr_gain
[i
] & 0x7000) >> 12;
2239 target
.ipa
[i
] = curr_gain
[i
] & 0x0003;
2240 target
.pad
[i
] = (curr_gain
[i
] & 0x000C) >> 2;
2241 target
.pga
[i
] = (curr_gain
[i
] & 0x0070) >> 4;
2242 target
.txgm
[i
] = (curr_gain
[i
] & 0x0380) >> 7;
2248 index
[0] = (b43_phy_read(dev
, B43_NPHY_C1_TXPCTL_STAT
) &
2249 B43_NPHY_TXPCTL_STAT_BIDX
) >>
2250 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT
;
2251 index
[1] = (b43_phy_read(dev
, B43_NPHY_C2_TXPCTL_STAT
) &
2252 B43_NPHY_TXPCTL_STAT_BIDX
) >>
2253 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT
;
2255 for (i
= 0; i
< 2; ++i
) {
2256 if (dev
->phy
.rev
>= 3) {
2257 enum ieee80211_band band
=
2258 b43_current_band(dev
->wl
);
2260 if ((nphy
->ipa2g_on
&&
2261 band
== IEEE80211_BAND_2GHZ
) ||
2263 band
== IEEE80211_BAND_5GHZ
)) {
2264 table
= b43_nphy_get_ipa_gain_table(dev
);
2266 if (band
== IEEE80211_BAND_5GHZ
) {
2267 if (dev
->phy
.rev
== 3)
2268 table
= b43_ntab_tx_gain_rev3_5ghz
;
2269 else if (dev
->phy
.rev
== 4)
2270 table
= b43_ntab_tx_gain_rev4_5ghz
;
2272 table
= b43_ntab_tx_gain_rev5plus_5ghz
;
2274 table
= b43_ntab_tx_gain_rev3plus_2ghz
;
2278 target
.ipa
[i
] = (table
[index
[i
]] >> 16) & 0xF;
2279 target
.pad
[i
] = (table
[index
[i
]] >> 20) & 0xF;
2280 target
.pga
[i
] = (table
[index
[i
]] >> 24) & 0xF;
2281 target
.txgm
[i
] = (table
[index
[i
]] >> 28) & 0xF;
2283 table
= b43_ntab_tx_gain_rev0_1_2
;
2285 target
.ipa
[i
] = (table
[index
[i
]] >> 16) & 0x3;
2286 target
.pad
[i
] = (table
[index
[i
]] >> 18) & 0x3;
2287 target
.pga
[i
] = (table
[index
[i
]] >> 20) & 0x7;
2288 target
.txgm
[i
] = (table
[index
[i
]] >> 23) & 0x7;
2296 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
2297 static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev
*dev
)
2299 u16
*regs
= dev
->phy
.n
->tx_rx_cal_phy_saveregs
;
2301 if (dev
->phy
.rev
>= 3) {
2302 b43_phy_write(dev
, B43_NPHY_AFECTL_C1
, regs
[0]);
2303 b43_phy_write(dev
, B43_NPHY_AFECTL_C2
, regs
[1]);
2304 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER1
, regs
[2]);
2305 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER
, regs
[3]);
2306 b43_phy_write(dev
, B43_NPHY_BBCFG
, regs
[4]);
2307 b43_ntab_write(dev
, B43_NTAB16(8, 3), regs
[5]);
2308 b43_ntab_write(dev
, B43_NTAB16(8, 19), regs
[6]);
2309 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC1
, regs
[7]);
2310 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC2
, regs
[8]);
2311 b43_phy_write(dev
, B43_NPHY_PAPD_EN0
, regs
[9]);
2312 b43_phy_write(dev
, B43_NPHY_PAPD_EN1
, regs
[10]);
2313 b43_nphy_reset_cca(dev
);
2315 b43_phy_maskset(dev
, B43_NPHY_AFECTL_C1
, 0x0FFF, regs
[0]);
2316 b43_phy_maskset(dev
, B43_NPHY_AFECTL_C2
, 0x0FFF, regs
[1]);
2317 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER
, regs
[2]);
2318 b43_ntab_write(dev
, B43_NTAB16(8, 2), regs
[3]);
2319 b43_ntab_write(dev
, B43_NTAB16(8, 18), regs
[4]);
2320 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC1
, regs
[5]);
2321 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC2
, regs
[6]);
2325 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
2326 static void b43_nphy_tx_cal_phy_setup(struct b43_wldev
*dev
)
2328 u16
*regs
= dev
->phy
.n
->tx_rx_cal_phy_saveregs
;
2331 regs
[0] = b43_phy_read(dev
, B43_NPHY_AFECTL_C1
);
2332 regs
[1] = b43_phy_read(dev
, B43_NPHY_AFECTL_C2
);
2333 if (dev
->phy
.rev
>= 3) {
2334 b43_phy_maskset(dev
, B43_NPHY_AFECTL_C1
, 0xF0FF, 0x0A00);
2335 b43_phy_maskset(dev
, B43_NPHY_AFECTL_C2
, 0xF0FF, 0x0A00);
2337 tmp
= b43_phy_read(dev
, B43_NPHY_AFECTL_OVER1
);
2339 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER1
, tmp
| 0x0600);
2341 tmp
= b43_phy_read(dev
, B43_NPHY_AFECTL_OVER
);
2343 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER
, tmp
| 0x0600);
2345 regs
[4] = b43_phy_read(dev
, B43_NPHY_BBCFG
);
2346 b43_phy_mask(dev
, B43_NPHY_BBCFG
, (u16
)~B43_NPHY_BBCFG_RSTRX
);
2348 tmp
= b43_ntab_read(dev
, B43_NTAB16(8, 3));
2350 b43_ntab_write(dev
, B43_NTAB16(8, 3), 0);
2352 tmp
= b43_ntab_read(dev
, B43_NTAB16(8, 19));
2354 b43_ntab_write(dev
, B43_NTAB16(8, 19), 0);
2355 regs
[7] = b43_phy_read(dev
, B43_NPHY_RFCTL_INTC1
);
2356 regs
[8] = b43_phy_read(dev
, B43_NPHY_RFCTL_INTC2
);
2358 b43_nphy_rf_control_intc_override(dev
, 2, 1, 3);
2359 b43_nphy_rf_control_intc_override(dev
, 1, 2, 1);
2360 b43_nphy_rf_control_intc_override(dev
, 1, 8, 2);
2362 regs
[9] = b43_phy_read(dev
, B43_NPHY_PAPD_EN0
);
2363 regs
[10] = b43_phy_read(dev
, B43_NPHY_PAPD_EN1
);
2364 b43_phy_mask(dev
, B43_NPHY_PAPD_EN0
, ~0x0001);
2365 b43_phy_mask(dev
, B43_NPHY_PAPD_EN1
, ~0x0001);
2367 b43_phy_maskset(dev
, B43_NPHY_AFECTL_C1
, 0x0FFF, 0xA000);
2368 b43_phy_maskset(dev
, B43_NPHY_AFECTL_C2
, 0x0FFF, 0xA000);
2369 tmp
= b43_phy_read(dev
, B43_NPHY_AFECTL_OVER
);
2371 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER
, tmp
| 0x3000);
2372 tmp
= b43_ntab_read(dev
, B43_NTAB16(8, 2));
2375 b43_ntab_write(dev
, B43_NTAB16(8, 2), tmp
);
2376 tmp
= b43_ntab_read(dev
, B43_NTAB16(8, 18));
2379 b43_ntab_write(dev
, B43_NTAB16(8, 18), tmp
);
2380 regs
[5] = b43_phy_read(dev
, B43_NPHY_RFCTL_INTC1
);
2381 regs
[6] = b43_phy_read(dev
, B43_NPHY_RFCTL_INTC2
);
2382 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_5GHZ
)
2386 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC1
, tmp
);
2387 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC2
, tmp
);
2391 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
2392 static void b43_nphy_save_cal(struct b43_wldev
*dev
)
2394 struct b43_phy_n
*nphy
= dev
->phy
.n
;
2396 struct b43_phy_n_iq_comp
*rxcal_coeffs
= NULL
;
2397 u16
*txcal_radio_regs
= NULL
;
2401 if (nphy
->hang_avoid
)
2402 b43_nphy_stay_in_carrier_search(dev
, 1);
2404 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
) {
2405 rxcal_coeffs
= &nphy
->cal_cache
.rxcal_coeffs_2G
;
2406 txcal_radio_regs
= nphy
->cal_cache
.txcal_radio_regs_2G
;
2407 iqcal_chanspec
= &nphy
->iqcal_chanspec_2G
;
2408 table
= nphy
->cal_cache
.txcal_coeffs_2G
;
2410 rxcal_coeffs
= &nphy
->cal_cache
.rxcal_coeffs_5G
;
2411 txcal_radio_regs
= nphy
->cal_cache
.txcal_radio_regs_5G
;
2412 iqcal_chanspec
= &nphy
->iqcal_chanspec_5G
;
2413 table
= nphy
->cal_cache
.txcal_coeffs_5G
;
2416 b43_nphy_rx_iq_coeffs(dev
, false, rxcal_coeffs
);
2417 /* TODO use some definitions */
2418 if (dev
->phy
.rev
>= 3) {
2419 txcal_radio_regs
[0] = b43_radio_read(dev
, 0x2021);
2420 txcal_radio_regs
[1] = b43_radio_read(dev
, 0x2022);
2421 txcal_radio_regs
[2] = b43_radio_read(dev
, 0x3021);
2422 txcal_radio_regs
[3] = b43_radio_read(dev
, 0x3022);
2423 txcal_radio_regs
[4] = b43_radio_read(dev
, 0x2023);
2424 txcal_radio_regs
[5] = b43_radio_read(dev
, 0x2024);
2425 txcal_radio_regs
[6] = b43_radio_read(dev
, 0x3023);
2426 txcal_radio_regs
[7] = b43_radio_read(dev
, 0x3024);
2428 txcal_radio_regs
[0] = b43_radio_read(dev
, 0x8B);
2429 txcal_radio_regs
[1] = b43_radio_read(dev
, 0xBA);
2430 txcal_radio_regs
[2] = b43_radio_read(dev
, 0x8D);
2431 txcal_radio_regs
[3] = b43_radio_read(dev
, 0xBC);
2433 *iqcal_chanspec
= nphy
->radio_chanspec
;
2434 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 80), 8, table
);
2436 if (nphy
->hang_avoid
)
2437 b43_nphy_stay_in_carrier_search(dev
, 0);
2440 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
2441 static void b43_nphy_restore_cal(struct b43_wldev
*dev
)
2443 struct b43_phy_n
*nphy
= dev
->phy
.n
;
2450 u16
*txcal_radio_regs
= NULL
;
2451 struct b43_phy_n_iq_comp
*rxcal_coeffs
= NULL
;
2453 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
) {
2454 if (nphy
->iqcal_chanspec_2G
== 0)
2456 table
= nphy
->cal_cache
.txcal_coeffs_2G
;
2457 loft
= &nphy
->cal_cache
.txcal_coeffs_2G
[5];
2459 if (nphy
->iqcal_chanspec_5G
== 0)
2461 table
= nphy
->cal_cache
.txcal_coeffs_5G
;
2462 loft
= &nphy
->cal_cache
.txcal_coeffs_5G
[5];
2465 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 80), 4, table
);
2467 for (i
= 0; i
< 4; i
++) {
2468 if (dev
->phy
.rev
>= 3)
2474 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 88), 4, coef
);
2475 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 85), 2, loft
);
2476 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 93), 2, loft
);
2478 if (dev
->phy
.rev
< 2)
2479 b43_nphy_tx_iq_workaround(dev
);
2481 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
) {
2482 txcal_radio_regs
= nphy
->cal_cache
.txcal_radio_regs_2G
;
2483 rxcal_coeffs
= &nphy
->cal_cache
.rxcal_coeffs_2G
;
2485 txcal_radio_regs
= nphy
->cal_cache
.txcal_radio_regs_5G
;
2486 rxcal_coeffs
= &nphy
->cal_cache
.rxcal_coeffs_5G
;
2489 /* TODO use some definitions */
2490 if (dev
->phy
.rev
>= 3) {
2491 b43_radio_write(dev
, 0x2021, txcal_radio_regs
[0]);
2492 b43_radio_write(dev
, 0x2022, txcal_radio_regs
[1]);
2493 b43_radio_write(dev
, 0x3021, txcal_radio_regs
[2]);
2494 b43_radio_write(dev
, 0x3022, txcal_radio_regs
[3]);
2495 b43_radio_write(dev
, 0x2023, txcal_radio_regs
[4]);
2496 b43_radio_write(dev
, 0x2024, txcal_radio_regs
[5]);
2497 b43_radio_write(dev
, 0x3023, txcal_radio_regs
[6]);
2498 b43_radio_write(dev
, 0x3024, txcal_radio_regs
[7]);
2500 b43_radio_write(dev
, 0x8B, txcal_radio_regs
[0]);
2501 b43_radio_write(dev
, 0xBA, txcal_radio_regs
[1]);
2502 b43_radio_write(dev
, 0x8D, txcal_radio_regs
[2]);
2503 b43_radio_write(dev
, 0xBC, txcal_radio_regs
[3]);
2505 b43_nphy_rx_iq_coeffs(dev
, true, rxcal_coeffs
);
2508 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
2509 static int b43_nphy_cal_tx_iq_lo(struct b43_wldev
*dev
,
2510 struct nphy_txgains target
,
2511 bool full
, bool mphase
)
2513 struct b43_phy_n
*nphy
= dev
->phy
.n
;
2519 u16 tmp
, core
, type
, count
, max
, numb
, last
, cmd
;
2527 struct nphy_iqcal_params params
[2];
2528 bool updated
[2] = { };
2530 b43_nphy_stay_in_carrier_search(dev
, true);
2532 if (dev
->phy
.rev
>= 4) {
2533 avoid
= nphy
->hang_avoid
;
2534 nphy
->hang_avoid
= 0;
2537 b43_ntab_read_bulk(dev
, B43_NTAB16(7, 0x110), 2, save
);
2539 for (i
= 0; i
< 2; i
++) {
2540 b43_nphy_iq_cal_gain_params(dev
, i
, target
, ¶ms
[i
]);
2541 gain
[i
] = params
[i
].cal_gain
;
2544 b43_ntab_write_bulk(dev
, B43_NTAB16(7, 0x110), 2, gain
);
2546 b43_nphy_tx_cal_radio_setup(dev
);
2547 b43_nphy_tx_cal_phy_setup(dev
);
2549 phy6or5x
= dev
->phy
.rev
>= 6 ||
2550 (dev
->phy
.rev
== 5 && nphy
->ipa2g_on
&&
2551 b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
);
2553 if (dev
->phy
.is_40mhz
) {
2554 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 0), 18,
2555 tbl_tx_iqlo_cal_loft_ladder_40
);
2556 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 32), 18,
2557 tbl_tx_iqlo_cal_iqimb_ladder_40
);
2559 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 0), 18,
2560 tbl_tx_iqlo_cal_loft_ladder_20
);
2561 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 32), 18,
2562 tbl_tx_iqlo_cal_iqimb_ladder_20
);
2566 b43_phy_write(dev
, B43_NPHY_IQLOCAL_CMDGCTL
, 0x8AA9);
2568 if (!dev
->phy
.is_40mhz
)
2573 if (nphy
->mphase_cal_phase_id
> 2)
2574 b43_nphy_run_samples(dev
, (dev
->phy
.is_40mhz
? 40 : 20) * 8,
2575 0xFFFF, 0, true, false);
2577 error
= b43_nphy_tx_tone(dev
, freq
, 250, true, false);
2580 if (nphy
->mphase_cal_phase_id
> 2) {
2581 table
= nphy
->mphase_txcal_bestcoeffs
;
2583 if (dev
->phy
.rev
< 3)
2586 if (!full
&& nphy
->txiqlocal_coeffsvalid
) {
2587 table
= nphy
->txiqlocal_bestc
;
2589 if (dev
->phy
.rev
< 3)
2593 if (dev
->phy
.rev
>= 3) {
2594 table
= tbl_tx_iqlo_cal_startcoefs_nphyrev3
;
2595 length
= B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3
;
2597 table
= tbl_tx_iqlo_cal_startcoefs
;
2598 length
= B43_NTAB_TX_IQLO_CAL_STARTCOEFS
;
2603 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 64), length
, table
);
2606 if (dev
->phy
.rev
>= 3)
2607 max
= B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3
;
2609 max
= B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL
;
2611 if (dev
->phy
.rev
>= 3)
2612 max
= B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3
;
2614 max
= B43_NTAB_TX_IQLO_CAL_CMDS_RECAL
;
2618 count
= nphy
->mphase_txcal_cmdidx
;
2620 (u16
)(count
+ nphy
->mphase_txcal_numcmds
));
2626 for (; count
< numb
; count
++) {
2628 if (dev
->phy
.rev
>= 3)
2629 cmd
= tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3
[count
];
2631 cmd
= tbl_tx_iqlo_cal_cmds_fullcal
[count
];
2633 if (dev
->phy
.rev
>= 3)
2634 cmd
= tbl_tx_iqlo_cal_cmds_recal_nphyrev3
[count
];
2636 cmd
= tbl_tx_iqlo_cal_cmds_recal
[count
];
2639 core
= (cmd
& 0x3000) >> 12;
2640 type
= (cmd
& 0x0F00) >> 8;
2642 if (phy6or5x
&& updated
[core
] == 0) {
2643 b43_nphy_update_tx_cal_ladder(dev
, core
);
2647 tmp
= (params
[core
].ncorr
[type
] << 8) | 0x66;
2648 b43_phy_write(dev
, B43_NPHY_IQLOCAL_CMDNNUM
, tmp
);
2650 if (type
== 1 || type
== 3 || type
== 4) {
2651 buffer
[0] = b43_ntab_read(dev
,
2652 B43_NTAB16(15, 69 + core
));
2653 diq_start
= buffer
[0];
2655 b43_ntab_write(dev
, B43_NTAB16(15, 69 + core
),
2659 b43_phy_write(dev
, B43_NPHY_IQLOCAL_CMD
, cmd
);
2660 for (i
= 0; i
< 2000; i
++) {
2661 tmp
= b43_phy_read(dev
, B43_NPHY_IQLOCAL_CMD
);
2667 b43_ntab_read_bulk(dev
, B43_NTAB16(15, 96), length
,
2669 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 64), length
,
2672 if (type
== 1 || type
== 3 || type
== 4)
2673 buffer
[0] = diq_start
;
2677 nphy
->mphase_txcal_cmdidx
= (numb
>= max
) ? 0 : numb
;
2679 last
= (dev
->phy
.rev
< 3) ? 6 : 7;
2681 if (!mphase
|| nphy
->mphase_cal_phase_id
== last
) {
2682 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 96), 4, buffer
);
2683 b43_ntab_read_bulk(dev
, B43_NTAB16(15, 80), 4, buffer
);
2684 if (dev
->phy
.rev
< 3) {
2690 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 88), 4,
2692 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 101), 2,
2694 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 85), 2,
2696 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 93), 2,
2699 if (dev
->phy
.rev
< 3)
2701 b43_ntab_read_bulk(dev
, B43_NTAB16(15, 96), length
,
2702 nphy
->txiqlocal_bestc
);
2703 nphy
->txiqlocal_coeffsvalid
= true;
2704 /* TODO: Set nphy->txiqlocal_chanspec to
2705 the current channel */
2708 if (dev
->phy
.rev
< 3)
2710 b43_ntab_read_bulk(dev
, B43_NTAB16(15, 96), length
,
2711 nphy
->mphase_txcal_bestcoeffs
);
2714 b43_nphy_stop_playback(dev
);
2715 b43_phy_write(dev
, B43_NPHY_IQLOCAL_CMDGCTL
, 0);
2718 b43_nphy_tx_cal_phy_cleanup(dev
);
2719 b43_ntab_write_bulk(dev
, B43_NTAB16(7, 0x110), 2, save
);
2721 if (dev
->phy
.rev
< 2 && (!mphase
|| nphy
->mphase_cal_phase_id
== last
))
2722 b43_nphy_tx_iq_workaround(dev
);
2724 if (dev
->phy
.rev
>= 4)
2725 nphy
->hang_avoid
= avoid
;
2727 b43_nphy_stay_in_carrier_search(dev
, false);
2732 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
2733 static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev
*dev
)
2735 struct b43_phy_n
*nphy
= dev
->phy
.n
;
2740 if (!nphy
->txiqlocal_coeffsvalid
|| 1 /* FIXME */)
2743 b43_ntab_read_bulk(dev
, B43_NTAB16(15, 80), 7, buffer
);
2744 for (i
= 0; i
< 4; i
++) {
2745 if (buffer
[i
] != nphy
->txiqlocal_bestc
[i
]) {
2752 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 80), 4,
2753 nphy
->txiqlocal_bestc
);
2754 for (i
= 0; i
< 4; i
++)
2756 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 88), 4,
2758 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 85), 2,
2759 &nphy
->txiqlocal_bestc
[5]);
2760 b43_ntab_write_bulk(dev
, B43_NTAB16(15, 93), 2,
2761 &nphy
->txiqlocal_bestc
[5]);
2765 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
2766 static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev
*dev
,
2767 struct nphy_txgains target
, u8 type
, bool debug
)
2769 struct b43_phy_n
*nphy
= dev
->phy
.n
;
2774 u16 cur_hpf1
, cur_hpf2
, cur_lna
;
2776 enum ieee80211_band band
;
2780 u16 lna
[3] = { 3, 3, 1 };
2781 u16 hpf1
[3] = { 7, 2, 0 };
2782 u16 hpf2
[3] = { 2, 0, 0 };
2786 struct nphy_iqcal_params cal_params
[2];
2787 struct nphy_iq_est est
;
2789 bool playtone
= true;
2792 b43_nphy_stay_in_carrier_search(dev
, 1);
2794 if (dev
->phy
.rev
< 2)
2795 b43_nphy_reapply_tx_cal_coeffs(dev
);
2796 b43_ntab_read_bulk(dev
, B43_NTAB16(7, 0x110), 2, gain_save
);
2797 for (i
= 0; i
< 2; i
++) {
2798 b43_nphy_iq_cal_gain_params(dev
, i
, target
, &cal_params
[i
]);
2799 cal_gain
[i
] = cal_params
[i
].cal_gain
;
2801 b43_ntab_write_bulk(dev
, B43_NTAB16(7, 0x110), 2, cal_gain
);
2803 for (i
= 0; i
< 2; i
++) {
2805 rfctl
[0] = B43_NPHY_RFCTL_INTC1
;
2806 rfctl
[1] = B43_NPHY_RFCTL_INTC2
;
2807 afectl_core
= B43_NPHY_AFECTL_C1
;
2809 rfctl
[0] = B43_NPHY_RFCTL_INTC2
;
2810 rfctl
[1] = B43_NPHY_RFCTL_INTC1
;
2811 afectl_core
= B43_NPHY_AFECTL_C2
;
2814 tmp
[1] = b43_phy_read(dev
, B43_NPHY_RFSEQCA
);
2815 tmp
[2] = b43_phy_read(dev
, afectl_core
);
2816 tmp
[3] = b43_phy_read(dev
, B43_NPHY_AFECTL_OVER
);
2817 tmp
[4] = b43_phy_read(dev
, rfctl
[0]);
2818 tmp
[5] = b43_phy_read(dev
, rfctl
[1]);
2820 b43_phy_maskset(dev
, B43_NPHY_RFSEQCA
,
2821 (u16
)~B43_NPHY_RFSEQCA_RXDIS
,
2822 ((1 - i
) << B43_NPHY_RFSEQCA_RXDIS_SHIFT
));
2823 b43_phy_maskset(dev
, B43_NPHY_RFSEQCA
, ~B43_NPHY_RFSEQCA_TXEN
,
2825 b43_phy_set(dev
, afectl_core
, 0x0006);
2826 b43_phy_set(dev
, B43_NPHY_AFECTL_OVER
, 0x0006);
2828 band
= b43_current_band(dev
->wl
);
2830 if (nphy
->rxcalparams
& 0xFF000000) {
2831 if (band
== IEEE80211_BAND_5GHZ
)
2832 b43_phy_write(dev
, rfctl
[0], 0x140);
2834 b43_phy_write(dev
, rfctl
[0], 0x110);
2836 if (band
== IEEE80211_BAND_5GHZ
)
2837 b43_phy_write(dev
, rfctl
[0], 0x180);
2839 b43_phy_write(dev
, rfctl
[0], 0x120);
2842 if (band
== IEEE80211_BAND_5GHZ
)
2843 b43_phy_write(dev
, rfctl
[1], 0x148);
2845 b43_phy_write(dev
, rfctl
[1], 0x114);
2847 if (nphy
->rxcalparams
& 0x10000) {
2848 b43_radio_maskset(dev
, B2055_C1_GENSPARE2
, 0xFC,
2850 b43_radio_maskset(dev
, B2055_C2_GENSPARE2
, 0xFC,
2854 for (j
= 0; i
< 4; j
++) {
2860 if (power
[1] > 10000) {
2865 if (power
[0] > 10000) {
2875 cur_lna
= lna
[index
];
2876 cur_hpf1
= hpf1
[index
];
2877 cur_hpf2
= hpf2
[index
];
2878 cur_hpf
+= desired
- hweight32(power
[index
]);
2879 cur_hpf
= clamp_val(cur_hpf
, 0, 10);
2886 tmp
[0] = ((cur_hpf2
<< 8) | (cur_hpf1
<< 4) |
2888 b43_nphy_rf_control_override(dev
, 0x400, tmp
[0], 3,
2890 b43_nphy_force_rf_sequence(dev
, B43_RFSEQ_RESET2RX
);
2891 b43_nphy_stop_playback(dev
);
2894 ret
= b43_nphy_tx_tone(dev
, 4000,
2895 (nphy
->rxcalparams
& 0xFFFF),
2899 b43_nphy_run_samples(dev
, 160, 0xFFFF, 0,
2905 b43_nphy_rx_iq_est(dev
, &est
, 1024, 32,
2914 power
[i
] = ((real
+ imag
) / 1024) + 1;
2916 b43_nphy_calc_rx_iq_comp(dev
, 1 << i
);
2918 b43_nphy_stop_playback(dev
);
2925 b43_radio_mask(dev
, B2055_C1_GENSPARE2
, 0xFC);
2926 b43_radio_mask(dev
, B2055_C2_GENSPARE2
, 0xFC);
2927 b43_phy_write(dev
, rfctl
[1], tmp
[5]);
2928 b43_phy_write(dev
, rfctl
[0], tmp
[4]);
2929 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER
, tmp
[3]);
2930 b43_phy_write(dev
, afectl_core
, tmp
[2]);
2931 b43_phy_write(dev
, B43_NPHY_RFSEQCA
, tmp
[1]);
2937 b43_nphy_rf_control_override(dev
, 0x400, 0, 3, true);
2938 b43_nphy_force_rf_sequence(dev
, B43_RFSEQ_RESET2RX
);
2939 b43_ntab_write_bulk(dev
, B43_NTAB16(7, 0x110), 2, gain_save
);
2941 b43_nphy_stay_in_carrier_search(dev
, 0);
2946 static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev
*dev
,
2947 struct nphy_txgains target
, u8 type
, bool debug
)
2952 /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
2953 static int b43_nphy_cal_rx_iq(struct b43_wldev
*dev
,
2954 struct nphy_txgains target
, u8 type
, bool debug
)
2956 if (dev
->phy
.rev
>= 3)
2957 return b43_nphy_rev3_cal_rx_iq(dev
, target
, type
, debug
);
2959 return b43_nphy_rev2_cal_rx_iq(dev
, target
, type
, debug
);
2964 * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
2966 int b43_phy_initn(struct b43_wldev
*dev
)
2968 struct ssb_bus
*bus
= dev
->dev
->bus
;
2969 struct b43_phy
*phy
= &dev
->phy
;
2970 struct b43_phy_n
*nphy
= phy
->n
;
2972 struct nphy_txgains target
;
2974 enum ieee80211_band tmp2
;
2978 bool do_cal
= false;
2980 if ((dev
->phy
.rev
>= 3) &&
2981 (bus
->sprom
.boardflags_lo
& B43_BFL_EXTLNA
) &&
2982 (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
)) {
2983 chipco_set32(&dev
->dev
->bus
->chipco
, SSB_CHIPCO_CHIPCTL
, 0x40);
2985 nphy
->deaf_count
= 0;
2986 b43_nphy_tables_init(dev
);
2987 nphy
->crsminpwr_adjusted
= false;
2988 nphy
->noisevars_adjusted
= false;
2990 /* Clear all overrides */
2991 if (dev
->phy
.rev
>= 3) {
2992 b43_phy_write(dev
, B43_NPHY_TXF_40CO_B1S1
, 0);
2993 b43_phy_write(dev
, B43_NPHY_RFCTL_OVER
, 0);
2994 b43_phy_write(dev
, B43_NPHY_TXF_40CO_B1S0
, 0);
2995 b43_phy_write(dev
, B43_NPHY_TXF_40CO_B32S1
, 0);
2997 b43_phy_write(dev
, B43_NPHY_RFCTL_OVER
, 0);
2999 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC1
, 0);
3000 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC2
, 0);
3001 if (dev
->phy
.rev
< 6) {
3002 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC3
, 0);
3003 b43_phy_write(dev
, B43_NPHY_RFCTL_INTC4
, 0);
3005 b43_phy_mask(dev
, B43_NPHY_RFSEQMODE
,
3006 ~(B43_NPHY_RFSEQMODE_CAOVER
|
3007 B43_NPHY_RFSEQMODE_TROVER
));
3008 if (dev
->phy
.rev
>= 3)
3009 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER1
, 0);
3010 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER
, 0);
3012 if (dev
->phy
.rev
<= 2) {
3013 tmp
= (dev
->phy
.rev
== 2) ? 0x3B : 0x40;
3014 b43_phy_maskset(dev
, B43_NPHY_BPHY_CTL3
,
3015 ~B43_NPHY_BPHY_CTL3_SCALE
,
3016 tmp
<< B43_NPHY_BPHY_CTL3_SCALE_SHIFT
);
3018 b43_phy_write(dev
, B43_NPHY_AFESEQ_TX2RX_PUD_20M
, 0x20);
3019 b43_phy_write(dev
, B43_NPHY_AFESEQ_TX2RX_PUD_40M
, 0x20);
3021 if (bus
->sprom
.boardflags2_lo
& 0x100 ||
3022 (bus
->boardinfo
.vendor
== PCI_VENDOR_ID_APPLE
&&
3023 bus
->boardinfo
.type
== 0x8B))
3024 b43_phy_write(dev
, B43_NPHY_TXREALFD
, 0xA0);
3026 b43_phy_write(dev
, B43_NPHY_TXREALFD
, 0xB8);
3027 b43_phy_write(dev
, B43_NPHY_MIMO_CRSTXEXT
, 0xC8);
3028 b43_phy_write(dev
, B43_NPHY_PLOAD_CSENSE_EXTLEN
, 0x50);
3029 b43_phy_write(dev
, B43_NPHY_TXRIFS_FRDEL
, 0x30);
3031 b43_nphy_update_mimo_config(dev
, nphy
->preamble_override
);
3032 b43_nphy_update_txrx_chain(dev
);
3035 b43_phy_write(dev
, B43_NPHY_DUP40_GFBL
, 0xAA8);
3036 b43_phy_write(dev
, B43_NPHY_DUP40_BL
, 0x9A4);
3039 tmp2
= b43_current_band(dev
->wl
);
3040 if ((nphy
->ipa2g_on
&& tmp2
== IEEE80211_BAND_2GHZ
) ||
3041 (nphy
->ipa5g_on
&& tmp2
== IEEE80211_BAND_5GHZ
)) {
3042 b43_phy_set(dev
, B43_NPHY_PAPD_EN0
, 0x1);
3043 b43_phy_maskset(dev
, B43_NPHY_EPS_TABLE_ADJ0
, 0x007F,
3044 nphy
->papd_epsilon_offset
[0] << 7);
3045 b43_phy_set(dev
, B43_NPHY_PAPD_EN1
, 0x1);
3046 b43_phy_maskset(dev
, B43_NPHY_EPS_TABLE_ADJ1
, 0x007F,
3047 nphy
->papd_epsilon_offset
[1] << 7);
3048 b43_nphy_int_pa_set_tx_dig_filters(dev
);
3049 } else if (phy
->rev
>= 5) {
3050 b43_nphy_ext_pa_set_tx_dig_filters(dev
);
3053 b43_nphy_workarounds(dev
);
3055 /* Reset CCA, in init code it differs a little from standard way */
3056 b43_nphy_bmac_clock_fgc(dev
, 1);
3057 tmp
= b43_phy_read(dev
, B43_NPHY_BBCFG
);
3058 b43_phy_write(dev
, B43_NPHY_BBCFG
, tmp
| B43_NPHY_BBCFG_RSTCCA
);
3059 b43_phy_write(dev
, B43_NPHY_BBCFG
, tmp
& ~B43_NPHY_BBCFG_RSTCCA
);
3060 b43_nphy_bmac_clock_fgc(dev
, 0);
3062 /* TODO N PHY MAC PHY Clock Set with argument 1 */
3064 b43_nphy_pa_override(dev
, false);
3065 b43_nphy_force_rf_sequence(dev
, B43_RFSEQ_RX2TX
);
3066 b43_nphy_force_rf_sequence(dev
, B43_RFSEQ_RESET2RX
);
3067 b43_nphy_pa_override(dev
, true);
3069 b43_nphy_classifier(dev
, 0, 0);
3070 b43_nphy_read_clip_detection(dev
, clip
);
3071 tx_pwr_state
= nphy
->txpwrctrl
;
3072 /* TODO N PHY TX power control with argument 0
3073 (turning off power control) */
3074 /* TODO Fix the TX Power Settings */
3075 /* TODO N PHY TX Power Control Idle TSSI */
3076 /* TODO N PHY TX Power Control Setup */
3078 if (phy
->rev
>= 3) {
3081 b43_ntab_write_bulk(dev
, B43_NTAB32(26, 192), 128,
3082 b43_ntab_tx_gain_rev0_1_2
);
3083 b43_ntab_write_bulk(dev
, B43_NTAB32(27, 192), 128,
3084 b43_ntab_tx_gain_rev0_1_2
);
3087 if (nphy
->phyrxchain
!= 3)
3088 ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
3089 if (nphy
->mphase_cal_phase_id
> 0)
3090 ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
3092 do_rssi_cal
= false;
3093 if (phy
->rev
>= 3) {
3094 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
)
3095 do_rssi_cal
= (nphy
->rssical_chanspec_2G
== 0);
3097 do_rssi_cal
= (nphy
->rssical_chanspec_5G
== 0);
3100 b43_nphy_rssi_cal(dev
);
3102 b43_nphy_restore_rssi_cal(dev
);
3104 b43_nphy_rssi_cal(dev
);
3107 if (!((nphy
->measure_hold
& 0x6) != 0)) {
3108 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
)
3109 do_cal
= (nphy
->iqcal_chanspec_2G
== 0);
3111 do_cal
= (nphy
->iqcal_chanspec_5G
== 0);
3117 target
= b43_nphy_get_tx_gains(dev
);
3119 if (nphy
->antsel_type
== 2)
3120 ;/*TODO NPHY Superswitch Init with argument 1*/
3121 if (nphy
->perical
!= 2) {
3122 b43_nphy_rssi_cal(dev
);
3123 if (phy
->rev
>= 3) {
3124 nphy
->cal_orig_pwr_idx
[0] =
3125 nphy
->txpwrindex
[0].index_internal
;
3126 nphy
->cal_orig_pwr_idx
[1] =
3127 nphy
->txpwrindex
[1].index_internal
;
3128 /* TODO N PHY Pre Calibrate TX Gain */
3129 target
= b43_nphy_get_tx_gains(dev
);
3135 if (!b43_nphy_cal_tx_iq_lo(dev
, target
, true, false)) {
3136 if (b43_nphy_cal_rx_iq(dev
, target
, 2, 0) == 0)
3137 b43_nphy_save_cal(dev
);
3138 else if (nphy
->mphase_cal_phase_id
== 0)
3139 ;/* N PHY Periodic Calibration with argument 3 */
3141 b43_nphy_restore_cal(dev
);
3144 b43_nphy_tx_pwr_ctrl_coef_setup(dev
);
3145 /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
3146 b43_phy_write(dev
, B43_NPHY_TXMACIF_HOLDOFF
, 0x0015);
3147 b43_phy_write(dev
, B43_NPHY_TXMACDELAY
, 0x0320);
3148 if (phy
->rev
>= 3 && phy
->rev
<= 6)
3149 b43_phy_write(dev
, B43_NPHY_PLOAD_CSENSE_EXTLEN
, 0x0014);
3150 b43_nphy_tx_lp_fbw(dev
);
3152 b43_nphy_spur_workaround(dev
);
3154 b43err(dev
->wl
, "IEEE 802.11n devices are not supported, yet.\n");
3158 static int b43_nphy_op_allocate(struct b43_wldev
*dev
)
3160 struct b43_phy_n
*nphy
;
3162 nphy
= kzalloc(sizeof(*nphy
), GFP_KERNEL
);
3170 static void b43_nphy_op_prepare_structs(struct b43_wldev
*dev
)
3172 struct b43_phy
*phy
= &dev
->phy
;
3173 struct b43_phy_n
*nphy
= phy
->n
;
3175 memset(nphy
, 0, sizeof(*nphy
));
3177 //TODO init struct b43_phy_n
3180 static void b43_nphy_op_free(struct b43_wldev
*dev
)
3182 struct b43_phy
*phy
= &dev
->phy
;
3183 struct b43_phy_n
*nphy
= phy
->n
;
3189 static int b43_nphy_op_init(struct b43_wldev
*dev
)
3191 return b43_phy_initn(dev
);
3194 static inline void check_phyreg(struct b43_wldev
*dev
, u16 offset
)
3197 if ((offset
& B43_PHYROUTE
) == B43_PHYROUTE_OFDM_GPHY
) {
3198 /* OFDM registers are onnly available on A/G-PHYs */
3199 b43err(dev
->wl
, "Invalid OFDM PHY access at "
3200 "0x%04X on N-PHY\n", offset
);
3203 if ((offset
& B43_PHYROUTE
) == B43_PHYROUTE_EXT_GPHY
) {
3204 /* Ext-G registers are only available on G-PHYs */
3205 b43err(dev
->wl
, "Invalid EXT-G PHY access at "
3206 "0x%04X on N-PHY\n", offset
);
3209 #endif /* B43_DEBUG */
3212 static u16
b43_nphy_op_read(struct b43_wldev
*dev
, u16 reg
)
3214 check_phyreg(dev
, reg
);
3215 b43_write16(dev
, B43_MMIO_PHY_CONTROL
, reg
);
3216 return b43_read16(dev
, B43_MMIO_PHY_DATA
);
3219 static void b43_nphy_op_write(struct b43_wldev
*dev
, u16 reg
, u16 value
)
3221 check_phyreg(dev
, reg
);
3222 b43_write16(dev
, B43_MMIO_PHY_CONTROL
, reg
);
3223 b43_write16(dev
, B43_MMIO_PHY_DATA
, value
);
3226 static u16
b43_nphy_op_radio_read(struct b43_wldev
*dev
, u16 reg
)
3228 /* Register 1 is a 32-bit register. */
3229 B43_WARN_ON(reg
== 1);
3230 /* N-PHY needs 0x100 for read access */
3233 b43_write16(dev
, B43_MMIO_RADIO_CONTROL
, reg
);
3234 return b43_read16(dev
, B43_MMIO_RADIO_DATA_LOW
);
3237 static void b43_nphy_op_radio_write(struct b43_wldev
*dev
, u16 reg
, u16 value
)
3239 /* Register 1 is a 32-bit register. */
3240 B43_WARN_ON(reg
== 1);
3242 b43_write16(dev
, B43_MMIO_RADIO_CONTROL
, reg
);
3243 b43_write16(dev
, B43_MMIO_RADIO_DATA_LOW
, value
);
3246 static void b43_nphy_op_software_rfkill(struct b43_wldev
*dev
,
3251 static void b43_nphy_op_switch_analog(struct b43_wldev
*dev
, bool on
)
3253 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER
,
3257 static int b43_nphy_op_switch_channel(struct b43_wldev
*dev
,
3258 unsigned int new_channel
)
3260 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
) {
3261 if ((new_channel
< 1) || (new_channel
> 14))
3264 if (new_channel
> 200)
3268 return nphy_channel_switch(dev
, new_channel
);
3271 static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev
*dev
)
3273 if (b43_current_band(dev
->wl
) == IEEE80211_BAND_2GHZ
)
3278 const struct b43_phy_operations b43_phyops_n
= {
3279 .allocate
= b43_nphy_op_allocate
,
3280 .free
= b43_nphy_op_free
,
3281 .prepare_structs
= b43_nphy_op_prepare_structs
,
3282 .init
= b43_nphy_op_init
,
3283 .phy_read
= b43_nphy_op_read
,
3284 .phy_write
= b43_nphy_op_write
,
3285 .radio_read
= b43_nphy_op_radio_read
,
3286 .radio_write
= b43_nphy_op_radio_write
,
3287 .software_rfkill
= b43_nphy_op_software_rfkill
,
3288 .switch_analog
= b43_nphy_op_switch_analog
,
3289 .switch_channel
= b43_nphy_op_switch_channel
,
3290 .get_default_chan
= b43_nphy_op_get_default_chan
,
3291 .recalc_txpower
= b43_nphy_op_recalc_txpower
,
3292 .adjust_txpower
= b43_nphy_op_adjust_txpower
,